|
@@ -1302,19 +1302,19 @@
|
|
|
mstp3_clks: mstp3_clks@e615013c {
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
|
|
|
- clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&sd3_clk>,
|
|
|
+ clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
|
|
|
<&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
|
|
|
<&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
|
|
|
<&hp_clk>, <&hp_clk>;
|
|
|
#clock-cells = <1>;
|
|
|
clock-indices = <
|
|
|
- R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
|
|
|
+ R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
|
|
|
R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
|
|
|
R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
|
|
|
R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
|
|
|
>;
|
|
|
clock-output-names =
|
|
|
- "iic2", "tpu0", "mmcif1", "sdhi3",
|
|
|
+ "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
|
|
|
"sdhi2", "sdhi1", "sdhi0", "mmcif0",
|
|
|
"iic0", "pciec", "iic1", "ssusb", "cmt1",
|
|
|
"usbdmac0", "usbdmac1";
|