|
@@ -53,6 +53,57 @@ Optional properties only for parent bus device:
|
|
|
- exynos,voltage-tolerance: the percentage value for bus voltage tolerance
|
|
|
which is used to calculate the max voltage.
|
|
|
|
|
|
+Detailed correlation between sub-blocks and power line according to Exynos SoC:
|
|
|
+- In case of Exynos3250, there are two power line as following:
|
|
|
+ VDD_MIF |--- DMC
|
|
|
+
|
|
|
+ VDD_INT |--- LEFTBUS (parent device)
|
|
|
+ |--- PERIL
|
|
|
+ |--- MFC
|
|
|
+ |--- G3D
|
|
|
+ |--- RIGHTBUS
|
|
|
+ |--- PERIR
|
|
|
+ |--- FSYS
|
|
|
+ |--- LCD0
|
|
|
+ |--- PERIR
|
|
|
+ |--- ISP
|
|
|
+ |--- CAM
|
|
|
+
|
|
|
+- In case of Exynos4210, there is one power line as following:
|
|
|
+ VDD_INT |--- DMC (parent device)
|
|
|
+ |--- LEFTBUS
|
|
|
+ |--- PERIL
|
|
|
+ |--- MFC(L)
|
|
|
+ |--- G3D
|
|
|
+ |--- TV
|
|
|
+ |--- LCD0
|
|
|
+ |--- RIGHTBUS
|
|
|
+ |--- PERIR
|
|
|
+ |--- MFC(R)
|
|
|
+ |--- CAM
|
|
|
+ |--- FSYS
|
|
|
+ |--- GPS
|
|
|
+ |--- LCD0
|
|
|
+ |--- LCD1
|
|
|
+
|
|
|
+- In case of Exynos4x12, there are two power line as following:
|
|
|
+ VDD_MIF |--- DMC
|
|
|
+
|
|
|
+ VDD_INT |--- LEFTBUS (parent device)
|
|
|
+ |--- PERIL
|
|
|
+ |--- MFC(L)
|
|
|
+ |--- G3D
|
|
|
+ |--- TV
|
|
|
+ |--- IMAGE
|
|
|
+ |--- RIGHTBUS
|
|
|
+ |--- PERIR
|
|
|
+ |--- MFC(R)
|
|
|
+ |--- CAM
|
|
|
+ |--- FSYS
|
|
|
+ |--- GPS
|
|
|
+ |--- LCD0
|
|
|
+ |--- ISP
|
|
|
+
|
|
|
Example1:
|
|
|
Show the AXI buses of Exynos3250 SoC. Exynos3250 divides the buses to
|
|
|
power line (regulator). The MIF (Memory Interface) AXI bus is used to
|