|
@@ -109,6 +109,38 @@ const struct ath10k_hw_regs qca99x0_regs = {
|
|
|
.pcie_intr_clr_address = 0x00000010,
|
|
|
};
|
|
|
|
|
|
+const struct ath10k_hw_regs qca4019_regs = {
|
|
|
+ .rtc_soc_base_address = 0x00080000,
|
|
|
+ .soc_core_base_address = 0x00082000,
|
|
|
+ .ce_wrapper_base_address = 0x0004d000,
|
|
|
+ .ce0_base_address = 0x0004a000,
|
|
|
+ .ce1_base_address = 0x0004a400,
|
|
|
+ .ce2_base_address = 0x0004a800,
|
|
|
+ .ce3_base_address = 0x0004ac00,
|
|
|
+ .ce4_base_address = 0x0004b000,
|
|
|
+ .ce5_base_address = 0x0004b400,
|
|
|
+ .ce6_base_address = 0x0004b800,
|
|
|
+ .ce7_base_address = 0x0004bc00,
|
|
|
+ /* qca4019 supports upto 12 copy engines. Since base address
|
|
|
+ * of ce8 to ce11 are not directly referred in the code,
|
|
|
+ * no need have them in separate members in this table.
|
|
|
+ * Copy Engine Address
|
|
|
+ * CE8 0x0004c000
|
|
|
+ * CE9 0x0004c400
|
|
|
+ * CE10 0x0004c800
|
|
|
+ * CE11 0x0004cc00
|
|
|
+ */
|
|
|
+ .soc_reset_control_si0_rst_mask = 0x00000001,
|
|
|
+ .soc_reset_control_ce_rst_mask = 0x00000100,
|
|
|
+ .soc_chip_id_address = 0x000000ec,
|
|
|
+ .fw_indicator_address = 0x0004f00c,
|
|
|
+ .ce_wrap_intr_sum_host_msi_lsb = 0x0000000c,
|
|
|
+ .ce_wrap_intr_sum_host_msi_mask = 0x00fff000,
|
|
|
+ .pcie_intr_fw_mask = 0x00100000,
|
|
|
+ .pcie_intr_ce_mask_all = 0x000fff00,
|
|
|
+ .pcie_intr_clr_address = 0x00000010,
|
|
|
+};
|
|
|
+
|
|
|
const struct ath10k_hw_values qca988x_values = {
|
|
|
.rtc_state_val_on = 3,
|
|
|
.ce_count = 8,
|
|
@@ -136,6 +168,13 @@ const struct ath10k_hw_values qca99x0_values = {
|
|
|
.ce_desc_meta_data_lsb = 4,
|
|
|
};
|
|
|
|
|
|
+const struct ath10k_hw_values qca4019_values = {
|
|
|
+ .ce_count = 12,
|
|
|
+ .num_target_ce_config_wlan = 10,
|
|
|
+ .ce_desc_meta_data_mask = 0xFFF0,
|
|
|
+ .ce_desc_meta_data_lsb = 4,
|
|
|
+};
|
|
|
+
|
|
|
void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
|
|
|
u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev)
|
|
|
{
|