|
@@ -289,20 +289,17 @@ static void cpuinfo_detect_icache_policy(struct cpuinfo_arm64 *info)
|
|
|
unsigned int cpu = smp_processor_id();
|
|
|
u32 l1ip = CTR_L1IP(info->reg_ctr);
|
|
|
|
|
|
- if (l1ip != ICACHE_POLICY_PIPT) {
|
|
|
- /*
|
|
|
- * VIPT caches are non-aliasing if the VA always equals the PA
|
|
|
- * in all bit positions that are covered by the index. This is
|
|
|
- * the case if the size of a way (# of sets * line size) does
|
|
|
- * not exceed PAGE_SIZE.
|
|
|
- */
|
|
|
- u32 waysize = icache_get_numsets() * icache_get_linesize();
|
|
|
-
|
|
|
- if (l1ip != ICACHE_POLICY_VIPT || waysize > PAGE_SIZE)
|
|
|
- set_bit(ICACHEF_ALIASING, &__icache_flags);
|
|
|
- }
|
|
|
- if (l1ip == ICACHE_POLICY_AIVIVT)
|
|
|
+ switch (l1ip) {
|
|
|
+ case ICACHE_POLICY_PIPT:
|
|
|
+ break;
|
|
|
+ default:
|
|
|
+ case ICACHE_POLICY_AIVIVT:
|
|
|
set_bit(ICACHEF_AIVIVT, &__icache_flags);
|
|
|
+ /* Fallthrough */
|
|
|
+ case ICACHE_POLICY_VIPT:
|
|
|
+ /* Assume aliasing */
|
|
|
+ set_bit(ICACHEF_ALIASING, &__icache_flags);
|
|
|
+ }
|
|
|
|
|
|
pr_info("Detected %s I-cache on CPU%d\n", icache_policy_str[l1ip], cpu);
|
|
|
}
|