|
@@ -216,7 +216,10 @@ void nbio_v6_1_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
|
|
|
}
|
|
|
|
|
|
struct nbio_hdp_flush_reg nbio_v6_1_hdp_flush_reg;
|
|
|
-struct nbio_pcie_index_data nbio_v6_1_pcie_index_data;
|
|
|
+const struct nbio_pcie_index_data nbio_v6_1_pcie_index_data = {
|
|
|
+ .index_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX),
|
|
|
+ .data_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA),
|
|
|
+};
|
|
|
|
|
|
int nbio_v6_1_init(struct amdgpu_device *adev)
|
|
|
{
|
|
@@ -235,9 +238,6 @@ int nbio_v6_1_init(struct amdgpu_device *adev)
|
|
|
nbio_v6_1_hdp_flush_reg.ref_and_mask_sdma0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA0_MASK;
|
|
|
nbio_v6_1_hdp_flush_reg.ref_and_mask_sdma1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA1_MASK;
|
|
|
|
|
|
- nbio_v6_1_pcie_index_data.index_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX);
|
|
|
- nbio_v6_1_pcie_index_data.data_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA);
|
|
|
-
|
|
|
return 0;
|
|
|
}
|
|
|
|