|
@@ -140,10 +140,6 @@
|
|
|
BL_REG_LIST()
|
|
|
|
|
|
#define HWSEQ_DCN_REG_LIST()\
|
|
|
- SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 0), \
|
|
|
- SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 1), \
|
|
|
- SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 2), \
|
|
|
- SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 3), \
|
|
|
SRII(DCHUBP_CNTL, HUBP, 0), \
|
|
|
SRII(DCHUBP_CNTL, HUBP, 1), \
|
|
|
SRII(DCHUBP_CNTL, HUBP, 2), \
|
|
@@ -264,7 +260,6 @@ struct dce_hwseq_registers {
|
|
|
uint32_t DCHUB_AGP_BOT;
|
|
|
uint32_t DCHUB_AGP_TOP;
|
|
|
|
|
|
- uint32_t OTG_GLOBAL_SYNC_STATUS[4];
|
|
|
uint32_t DCHUBP_CNTL[4];
|
|
|
uint32_t HUBP_CLK_CNTL[4];
|
|
|
uint32_t DPP_CONTROL[4];
|
|
@@ -438,8 +433,6 @@ struct dce_hwseq_registers {
|
|
|
#define HWSEQ_DCN_MASK_SH_LIST(mask_sh)\
|
|
|
HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, OTG0_),\
|
|
|
HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh), \
|
|
|
- HWS_SF(OTG0_, OTG_GLOBAL_SYNC_STATUS, VUPDATE_NO_LOCK_EVENT_CLEAR, mask_sh), \
|
|
|
- HWS_SF(OTG0_, OTG_GLOBAL_SYNC_STATUS, VUPDATE_NO_LOCK_EVENT_OCCURRED, mask_sh), \
|
|
|
HWS_SF(HUBP0_, DCHUBP_CNTL, HUBP_VTG_SEL, mask_sh), \
|
|
|
HWS_SF(HUBP0_, HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, mask_sh), \
|
|
|
HWS_SF(DPP_TOP0_, DPP_CONTROL, DPP_CLOCK_ENABLE, mask_sh), \
|
|
@@ -536,8 +529,6 @@ struct dce_hwseq_registers {
|
|
|
type LVTMA_PWRSEQ_TARGET_STATE_R;
|
|
|
|
|
|
#define HWSEQ_DCN_REG_FIELD_LIST(type) \
|
|
|
- type VUPDATE_NO_LOCK_EVENT_CLEAR; \
|
|
|
- type VUPDATE_NO_LOCK_EVENT_OCCURRED; \
|
|
|
type HUBP_VTG_SEL; \
|
|
|
type HUBP_CLOCK_ENABLE; \
|
|
|
type DPP_CLOCK_ENABLE; \
|