|
@@ -82,6 +82,9 @@
|
|
#define MCFINTC1_SIMR 0xFC04C01C
|
|
#define MCFINTC1_SIMR 0xFC04C01C
|
|
#define MCFINTC1_CIMR 0xFC04C01D
|
|
#define MCFINTC1_CIMR 0xFC04C01D
|
|
#define MCFINTC1_ICR0 0xFC04C040
|
|
#define MCFINTC1_ICR0 0xFC04C040
|
|
|
|
+#define MCFINTC2_SIMR (0)
|
|
|
|
+#define MCFINTC2_CIMR (0)
|
|
|
|
+#define MCFINTC2_ICR0 (0)
|
|
|
|
|
|
#define MCFSIM_ICR_TIMER1 (0xFC048040+32)
|
|
#define MCFSIM_ICR_TIMER1 (0xFC048040+32)
|
|
#define MCFSIM_ICR_TIMER2 (0xFC048040+33)
|
|
#define MCFSIM_ICR_TIMER2 (0xFC048040+33)
|