|
@@ -122,6 +122,15 @@ static const u32 hpd_gen11[HPD_NUM_PINS] = {
|
|
|
[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
|
|
|
};
|
|
|
|
|
|
+static const u32 hpd_icp[HPD_NUM_PINS] = {
|
|
|
+ [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
|
|
|
+ [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
|
|
|
+ [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
|
|
|
+ [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
|
|
|
+ [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
|
|
|
+ [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
|
|
|
+};
|
|
|
+
|
|
|
/* IIR can theoretically queue up two events. Be paranoid. */
|
|
|
#define GEN8_IRQ_RESET_NDX(type, which) do { \
|
|
|
I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
|
|
@@ -1586,6 +1595,34 @@ static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
|
|
|
}
|
|
|
}
|
|
|
|
|
|
+static bool icp_ddi_port_hotplug_long_detect(enum port port, u32 val)
|
|
|
+{
|
|
|
+ switch (port) {
|
|
|
+ case PORT_A:
|
|
|
+ return val & ICP_DDIA_HPD_LONG_DETECT;
|
|
|
+ case PORT_B:
|
|
|
+ return val & ICP_DDIB_HPD_LONG_DETECT;
|
|
|
+ default:
|
|
|
+ return false;
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
+static bool icp_tc_port_hotplug_long_detect(enum port port, u32 val)
|
|
|
+{
|
|
|
+ switch (port) {
|
|
|
+ case PORT_C:
|
|
|
+ return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
|
|
|
+ case PORT_D:
|
|
|
+ return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
|
|
|
+ case PORT_E:
|
|
|
+ return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
|
|
|
+ case PORT_F:
|
|
|
+ return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
|
|
|
+ default:
|
|
|
+ return false;
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
|
|
|
{
|
|
|
switch (port) {
|
|
@@ -2385,6 +2422,43 @@ static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
|
|
|
cpt_serr_int_handler(dev_priv);
|
|
|
}
|
|
|
|
|
|
+static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
|
|
|
+{
|
|
|
+ u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
|
|
|
+ u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
|
|
|
+ u32 pin_mask = 0, long_mask = 0;
|
|
|
+
|
|
|
+ if (ddi_hotplug_trigger) {
|
|
|
+ u32 dig_hotplug_reg;
|
|
|
+
|
|
|
+ dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
|
|
|
+ I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
|
|
|
+
|
|
|
+ intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
|
|
|
+ ddi_hotplug_trigger,
|
|
|
+ dig_hotplug_reg, hpd_icp,
|
|
|
+ icp_ddi_port_hotplug_long_detect);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (tc_hotplug_trigger) {
|
|
|
+ u32 dig_hotplug_reg;
|
|
|
+
|
|
|
+ dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
|
|
|
+ I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
|
|
|
+
|
|
|
+ intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
|
|
|
+ tc_hotplug_trigger,
|
|
|
+ dig_hotplug_reg, hpd_icp,
|
|
|
+ icp_tc_port_hotplug_long_detect);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (pin_mask)
|
|
|
+ intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
|
|
|
+
|
|
|
+ if (pch_iir & SDE_GMBUS_ICP)
|
|
|
+ gmbus_irq_handler(dev_priv);
|
|
|
+}
|
|
|
+
|
|
|
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
|
|
|
{
|
|
|
u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
|
|
@@ -2804,8 +2878,11 @@ gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
|
|
|
I915_WRITE(SDEIIR, iir);
|
|
|
ret = IRQ_HANDLED;
|
|
|
|
|
|
- if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
|
|
|
- HAS_PCH_CNP(dev_priv))
|
|
|
+ if (HAS_PCH_ICP(dev_priv))
|
|
|
+ icp_irq_handler(dev_priv, iir);
|
|
|
+ else if (HAS_PCH_SPT(dev_priv) ||
|
|
|
+ HAS_PCH_KBP(dev_priv) ||
|
|
|
+ HAS_PCH_CNP(dev_priv))
|
|
|
spt_irq_handler(dev_priv, iir);
|
|
|
else
|
|
|
cpt_irq_handler(dev_priv, iir);
|
|
@@ -3584,6 +3661,9 @@ static void gen11_irq_reset(struct drm_device *dev)
|
|
|
GEN3_IRQ_RESET(GEN11_DE_HPD_);
|
|
|
GEN3_IRQ_RESET(GEN11_GU_MISC_);
|
|
|
GEN3_IRQ_RESET(GEN8_PCU_);
|
|
|
+
|
|
|
+ if (HAS_PCH_ICP(dev_priv))
|
|
|
+ GEN3_IRQ_RESET(SDE);
|
|
|
}
|
|
|
|
|
|
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
|
|
@@ -3700,6 +3780,35 @@ static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
|
|
|
ibx_hpd_detection_setup(dev_priv);
|
|
|
}
|
|
|
|
|
|
+static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
|
|
|
+{
|
|
|
+ u32 hotplug;
|
|
|
+
|
|
|
+ hotplug = I915_READ(SHOTPLUG_CTL_DDI);
|
|
|
+ hotplug |= ICP_DDIA_HPD_ENABLE |
|
|
|
+ ICP_DDIB_HPD_ENABLE;
|
|
|
+ I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
|
|
|
+
|
|
|
+ hotplug = I915_READ(SHOTPLUG_CTL_TC);
|
|
|
+ hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
|
|
|
+ ICP_TC_HPD_ENABLE(PORT_TC2) |
|
|
|
+ ICP_TC_HPD_ENABLE(PORT_TC3) |
|
|
|
+ ICP_TC_HPD_ENABLE(PORT_TC4);
|
|
|
+ I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
|
|
|
+}
|
|
|
+
|
|
|
+static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
|
|
|
+{
|
|
|
+ u32 hotplug_irqs, enabled_irqs;
|
|
|
+
|
|
|
+ hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
|
|
|
+ enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
|
|
|
+
|
|
|
+ ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
|
|
|
+
|
|
|
+ icp_hpd_detection_setup(dev_priv);
|
|
|
+}
|
|
|
+
|
|
|
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
|
|
|
{
|
|
|
u32 hotplug;
|
|
@@ -3733,6 +3842,9 @@ static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
|
|
|
POSTING_READ(GEN11_DE_HPD_IMR);
|
|
|
|
|
|
gen11_hpd_detection_setup(dev_priv);
|
|
|
+
|
|
|
+ if (HAS_PCH_ICP(dev_priv))
|
|
|
+ icp_hpd_irq_setup(dev_priv);
|
|
|
}
|
|
|
|
|
|
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
|
|
@@ -4168,11 +4280,29 @@ static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
|
|
|
I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
|
|
|
}
|
|
|
|
|
|
+static void icp_irq_postinstall(struct drm_device *dev)
|
|
|
+{
|
|
|
+ struct drm_i915_private *dev_priv = to_i915(dev);
|
|
|
+ u32 mask = SDE_GMBUS_ICP;
|
|
|
+
|
|
|
+ WARN_ON(I915_READ(SDEIER) != 0);
|
|
|
+ I915_WRITE(SDEIER, 0xffffffff);
|
|
|
+ POSTING_READ(SDEIER);
|
|
|
+
|
|
|
+ gen3_assert_iir_is_zero(dev_priv, SDEIIR);
|
|
|
+ I915_WRITE(SDEIMR, ~mask);
|
|
|
+
|
|
|
+ icp_hpd_detection_setup(dev_priv);
|
|
|
+}
|
|
|
+
|
|
|
static int gen11_irq_postinstall(struct drm_device *dev)
|
|
|
{
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
u32 gu_misc_masked = GEN11_GU_MISC_GSE;
|
|
|
|
|
|
+ if (HAS_PCH_ICP(dev_priv))
|
|
|
+ icp_irq_postinstall(dev);
|
|
|
+
|
|
|
gen11_gt_irq_postinstall(dev_priv);
|
|
|
gen8_de_irq_postinstall(dev_priv);
|
|
|
|