|
@@ -59,6 +59,97 @@ static irqreturn_t hdmi_irq_handler(int irq, void *data)
|
|
|
return IRQ_HANDLED;
|
|
|
}
|
|
|
|
|
|
+int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes)
|
|
|
+{
|
|
|
+ int i;
|
|
|
+
|
|
|
+ for (i = 0; i < 8; i += 2) {
|
|
|
+ u8 lane, pol;
|
|
|
+ int dx, dy;
|
|
|
+
|
|
|
+ dx = lanes[i];
|
|
|
+ dy = lanes[i + 1];
|
|
|
+
|
|
|
+ if (dx < 0 || dx >= 8)
|
|
|
+ return -EINVAL;
|
|
|
+
|
|
|
+ if (dy < 0 || dy >= 8)
|
|
|
+ return -EINVAL;
|
|
|
+
|
|
|
+ if (dx & 1) {
|
|
|
+ if (dy != dx - 1)
|
|
|
+ return -EINVAL;
|
|
|
+ pol = 1;
|
|
|
+ } else {
|
|
|
+ if (dy != dx + 1)
|
|
|
+ return -EINVAL;
|
|
|
+ pol = 0;
|
|
|
+ }
|
|
|
+
|
|
|
+ lane = dx / 2;
|
|
|
+
|
|
|
+ phy->lane_function[lane] = i / 2;
|
|
|
+ phy->lane_polarity[lane] = pol;
|
|
|
+ }
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
+static void hdmi_phy_configure_lanes(struct hdmi_phy_data *phy)
|
|
|
+{
|
|
|
+ static const u16 pad_cfg_list[] = {
|
|
|
+ 0x0123,
|
|
|
+ 0x0132,
|
|
|
+ 0x0312,
|
|
|
+ 0x0321,
|
|
|
+ 0x0231,
|
|
|
+ 0x0213,
|
|
|
+ 0x1023,
|
|
|
+ 0x1032,
|
|
|
+ 0x3012,
|
|
|
+ 0x3021,
|
|
|
+ 0x2031,
|
|
|
+ 0x2013,
|
|
|
+ 0x1203,
|
|
|
+ 0x1302,
|
|
|
+ 0x3102,
|
|
|
+ 0x3201,
|
|
|
+ 0x2301,
|
|
|
+ 0x2103,
|
|
|
+ 0x1230,
|
|
|
+ 0x1320,
|
|
|
+ 0x3120,
|
|
|
+ 0x3210,
|
|
|
+ 0x2310,
|
|
|
+ 0x2130,
|
|
|
+ };
|
|
|
+
|
|
|
+ u16 lane_cfg = 0;
|
|
|
+ int i;
|
|
|
+ unsigned lane_cfg_val;
|
|
|
+ u16 pol_val = 0;
|
|
|
+
|
|
|
+ for (i = 0; i < 4; ++i)
|
|
|
+ lane_cfg |= phy->lane_function[i] << ((3 - i) * 4);
|
|
|
+
|
|
|
+ pol_val |= phy->lane_polarity[0] << 0;
|
|
|
+ pol_val |= phy->lane_polarity[1] << 3;
|
|
|
+ pol_val |= phy->lane_polarity[2] << 2;
|
|
|
+ pol_val |= phy->lane_polarity[3] << 1;
|
|
|
+
|
|
|
+ for (i = 0; i < ARRAY_SIZE(pad_cfg_list); ++i)
|
|
|
+ if (pad_cfg_list[i] == lane_cfg)
|
|
|
+ break;
|
|
|
+
|
|
|
+ if (WARN_ON(i == ARRAY_SIZE(pad_cfg_list)))
|
|
|
+ i = 0;
|
|
|
+
|
|
|
+ lane_cfg_val = i;
|
|
|
+
|
|
|
+ REG_FLD_MOD(phy->base, HDMI_TXPHY_PAD_CFG_CTRL, lane_cfg_val, 26, 22);
|
|
|
+ REG_FLD_MOD(phy->base, HDMI_TXPHY_PAD_CFG_CTRL, pol_val, 30, 27);
|
|
|
+}
|
|
|
+
|
|
|
int hdmi_phy_enable(struct hdmi_phy_data *phy, struct hdmi_wp_data *wp,
|
|
|
struct hdmi_config *cfg)
|
|
|
{
|
|
@@ -92,8 +183,7 @@ int hdmi_phy_enable(struct hdmi_phy_data *phy, struct hdmi_wp_data *wp,
|
|
|
/* Setup max LDO voltage */
|
|
|
REG_FLD_MOD(phy->base, HDMI_TXPHY_POWER_CTRL, 0xB, 3, 0);
|
|
|
|
|
|
- /* Write to phy address 3 to change the polarity control */
|
|
|
- REG_FLD_MOD(phy->base, HDMI_TXPHY_PAD_CFG_CTRL, 0x1, 27, 27);
|
|
|
+ hdmi_phy_configure_lanes(phy);
|
|
|
|
|
|
r = request_threaded_irq(phy->irq, NULL, hdmi_irq_handler,
|
|
|
IRQF_ONESHOT, "OMAP HDMI", wp);
|