|
@@ -20,9 +20,13 @@
|
|
|
/* Low Power Status register (LPSTS) */
|
|
|
#define LPSTS_SUSPM 0x4000
|
|
|
|
|
|
-/* USB General control register 2 (UGCTRL2), bit[31:6] should be 0 */
|
|
|
+/*
|
|
|
+ * USB General control register 2 (UGCTRL2)
|
|
|
+ * Remarks: bit[31:11] and bit[9:6] should be 0
|
|
|
+ */
|
|
|
#define UGCTRL2_RESERVED_3 0x00000001 /* bit[3:0] should be B'0001 */
|
|
|
#define UGCTRL2_USB0SEL_OTG 0x00000030
|
|
|
+#define UGCTRL2_VBUSSEL 0x00000400
|
|
|
|
|
|
static void usbhs_write32(struct usbhs_priv *priv, u32 reg, u32 data)
|
|
|
{
|
|
@@ -34,7 +38,8 @@ static int usbhs_rcar3_power_ctrl(struct platform_device *pdev,
|
|
|
{
|
|
|
struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev);
|
|
|
|
|
|
- usbhs_write32(priv, UGCTRL2, UGCTRL2_RESERVED_3 | UGCTRL2_USB0SEL_OTG);
|
|
|
+ usbhs_write32(priv, UGCTRL2, UGCTRL2_RESERVED_3 | UGCTRL2_USB0SEL_OTG |
|
|
|
+ UGCTRL2_VBUSSEL);
|
|
|
|
|
|
if (enable) {
|
|
|
usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM);
|