|
@@ -175,17 +175,28 @@ static void early_init_intel(struct cpuinfo_x86 *c)
|
|
|
if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64))
|
|
|
c->microcode = intel_get_microcode_revision();
|
|
|
|
|
|
- if ((cpu_has(c, X86_FEATURE_SPEC_CTRL) ||
|
|
|
- cpu_has(c, X86_FEATURE_STIBP) ||
|
|
|
- cpu_has(c, X86_FEATURE_AMD_SPEC_CTRL) ||
|
|
|
- cpu_has(c, X86_FEATURE_AMD_PRED_CMD) ||
|
|
|
- cpu_has(c, X86_FEATURE_AMD_STIBP)) && bad_spectre_microcode(c)) {
|
|
|
- pr_warn("Intel Spectre v2 broken microcode detected; disabling SPEC_CTRL\n");
|
|
|
- clear_cpu_cap(c, X86_FEATURE_SPEC_CTRL);
|
|
|
+ /*
|
|
|
+ * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
|
|
|
+ * and they also have a different bit for STIBP support. Also,
|
|
|
+ * a hypervisor might have set the individual AMD bits even on
|
|
|
+ * Intel CPUs, for finer-grained selection of what's available.
|
|
|
+ */
|
|
|
+ if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
|
|
|
+ set_cpu_cap(c, X86_FEATURE_IBRS);
|
|
|
+ set_cpu_cap(c, X86_FEATURE_IBPB);
|
|
|
+ }
|
|
|
+ if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
|
|
|
+ set_cpu_cap(c, X86_FEATURE_STIBP);
|
|
|
+
|
|
|
+ /* Now if any of them are set, check the blacklist and clear the lot */
|
|
|
+ if ((cpu_has(c, X86_FEATURE_IBRS) || cpu_has(c, X86_FEATURE_IBPB) ||
|
|
|
+ cpu_has(c, X86_FEATURE_STIBP)) && bad_spectre_microcode(c)) {
|
|
|
+ pr_warn("Intel Spectre v2 broken microcode detected; disabling Speculation Control\n");
|
|
|
+ clear_cpu_cap(c, X86_FEATURE_IBRS);
|
|
|
+ clear_cpu_cap(c, X86_FEATURE_IBPB);
|
|
|
clear_cpu_cap(c, X86_FEATURE_STIBP);
|
|
|
- clear_cpu_cap(c, X86_FEATURE_AMD_SPEC_CTRL);
|
|
|
- clear_cpu_cap(c, X86_FEATURE_AMD_PRED_CMD);
|
|
|
- clear_cpu_cap(c, X86_FEATURE_AMD_STIBP);
|
|
|
+ clear_cpu_cap(c, X86_FEATURE_SPEC_CTRL);
|
|
|
+ clear_cpu_cap(c, X86_FEATURE_INTEL_STIBP);
|
|
|
}
|
|
|
|
|
|
/*
|