|
@@ -377,41 +377,41 @@ static void ivch_dump_regs(struct intel_dvo_device *dvo)
|
|
uint16_t val;
|
|
uint16_t val;
|
|
|
|
|
|
ivch_read(dvo, VR00, &val);
|
|
ivch_read(dvo, VR00, &val);
|
|
- DRM_LOG_KMS("VR00: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR00: 0x%04x\n", val);
|
|
ivch_read(dvo, VR01, &val);
|
|
ivch_read(dvo, VR01, &val);
|
|
- DRM_LOG_KMS("VR01: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR01: 0x%04x\n", val);
|
|
ivch_read(dvo, VR30, &val);
|
|
ivch_read(dvo, VR30, &val);
|
|
- DRM_LOG_KMS("VR30: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR30: 0x%04x\n", val);
|
|
ivch_read(dvo, VR40, &val);
|
|
ivch_read(dvo, VR40, &val);
|
|
- DRM_LOG_KMS("VR40: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR40: 0x%04x\n", val);
|
|
|
|
|
|
/* GPIO registers */
|
|
/* GPIO registers */
|
|
ivch_read(dvo, VR80, &val);
|
|
ivch_read(dvo, VR80, &val);
|
|
- DRM_LOG_KMS("VR80: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR80: 0x%04x\n", val);
|
|
ivch_read(dvo, VR81, &val);
|
|
ivch_read(dvo, VR81, &val);
|
|
- DRM_LOG_KMS("VR81: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR81: 0x%04x\n", val);
|
|
ivch_read(dvo, VR82, &val);
|
|
ivch_read(dvo, VR82, &val);
|
|
- DRM_LOG_KMS("VR82: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR82: 0x%04x\n", val);
|
|
ivch_read(dvo, VR83, &val);
|
|
ivch_read(dvo, VR83, &val);
|
|
- DRM_LOG_KMS("VR83: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR83: 0x%04x\n", val);
|
|
ivch_read(dvo, VR84, &val);
|
|
ivch_read(dvo, VR84, &val);
|
|
- DRM_LOG_KMS("VR84: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR84: 0x%04x\n", val);
|
|
ivch_read(dvo, VR85, &val);
|
|
ivch_read(dvo, VR85, &val);
|
|
- DRM_LOG_KMS("VR85: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR85: 0x%04x\n", val);
|
|
ivch_read(dvo, VR86, &val);
|
|
ivch_read(dvo, VR86, &val);
|
|
- DRM_LOG_KMS("VR86: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR86: 0x%04x\n", val);
|
|
ivch_read(dvo, VR87, &val);
|
|
ivch_read(dvo, VR87, &val);
|
|
- DRM_LOG_KMS("VR87: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR87: 0x%04x\n", val);
|
|
ivch_read(dvo, VR88, &val);
|
|
ivch_read(dvo, VR88, &val);
|
|
- DRM_LOG_KMS("VR88: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR88: 0x%04x\n", val);
|
|
|
|
|
|
/* Scratch register 0 - AIM Panel type */
|
|
/* Scratch register 0 - AIM Panel type */
|
|
ivch_read(dvo, VR8E, &val);
|
|
ivch_read(dvo, VR8E, &val);
|
|
- DRM_LOG_KMS("VR8E: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR8E: 0x%04x\n", val);
|
|
|
|
|
|
/* Scratch register 1 - Status register */
|
|
/* Scratch register 1 - Status register */
|
|
ivch_read(dvo, VR8F, &val);
|
|
ivch_read(dvo, VR8F, &val);
|
|
- DRM_LOG_KMS("VR8F: 0x%04x\n", val);
|
|
|
|
|
|
+ DRM_DEBUG_KMS("VR8F: 0x%04x\n", val);
|
|
}
|
|
}
|
|
|
|
|
|
static void ivch_destroy(struct intel_dvo_device *dvo)
|
|
static void ivch_destroy(struct intel_dvo_device *dvo)
|