|
@@ -209,6 +209,24 @@
|
|
|
};
|
|
|
};
|
|
|
|
|
|
+ ahb1_rst: reset@01c202c0 {
|
|
|
+ #reset-cells = <1>;
|
|
|
+ compatible = "allwinner,sun6i-a31-ahb1-reset";
|
|
|
+ reg = <0x01c202c0 0xc>;
|
|
|
+ };
|
|
|
+
|
|
|
+ apb1_rst: reset@01c202d0 {
|
|
|
+ #reset-cells = <1>;
|
|
|
+ compatible = "allwinner,sun6i-a31-clock-reset";
|
|
|
+ reg = <0x01c202d0 0x4>;
|
|
|
+ };
|
|
|
+
|
|
|
+ apb2_rst: reset@01c202d8 {
|
|
|
+ #reset-cells = <1>;
|
|
|
+ compatible = "allwinner,sun6i-a31-clock-reset";
|
|
|
+ reg = <0x01c202d8 0x4>;
|
|
|
+ };
|
|
|
+
|
|
|
timer@01c20c00 {
|
|
|
compatible = "allwinner,sun4i-timer";
|
|
|
reg = <0x01c20c00 0xa0>;
|
|
@@ -232,6 +250,7 @@
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 16>;
|
|
|
+ resets = <&apb2_rst 16>;
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
@@ -242,6 +261,7 @@
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 17>;
|
|
|
+ resets = <&apb2_rst 17>;
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
@@ -252,6 +272,7 @@
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 18>;
|
|
|
+ resets = <&apb2_rst 18>;
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
@@ -262,6 +283,7 @@
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 19>;
|
|
|
+ resets = <&apb2_rst 19>;
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
@@ -272,6 +294,7 @@
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 20>;
|
|
|
+ resets = <&apb2_rst 20>;
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
@@ -282,6 +305,7 @@
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 21>;
|
|
|
+ resets = <&apb2_rst 21>;
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|