|
@@ -21,66 +21,64 @@
|
|
|
*
|
|
|
* Authors: Ben Skeggs
|
|
|
*/
|
|
|
+#include "priv.h"
|
|
|
|
|
|
#include <core/gpuobj.h>
|
|
|
-
|
|
|
-#include <subdev/timer.h>
|
|
|
#include <subdev/fb.h>
|
|
|
#include <subdev/mmu.h>
|
|
|
-
|
|
|
-#include "priv.h"
|
|
|
+#include <subdev/timer.h>
|
|
|
|
|
|
struct nv50_bar_priv {
|
|
|
- struct nouveau_bar base;
|
|
|
+ struct nvkm_bar base;
|
|
|
spinlock_t lock;
|
|
|
- struct nouveau_gpuobj *mem;
|
|
|
- struct nouveau_gpuobj *pad;
|
|
|
- struct nouveau_gpuobj *pgd;
|
|
|
- struct nouveau_vm *bar1_vm;
|
|
|
- struct nouveau_gpuobj *bar1;
|
|
|
- struct nouveau_vm *bar3_vm;
|
|
|
- struct nouveau_gpuobj *bar3;
|
|
|
+ struct nvkm_gpuobj *mem;
|
|
|
+ struct nvkm_gpuobj *pad;
|
|
|
+ struct nvkm_gpuobj *pgd;
|
|
|
+ struct nvkm_vm *bar1_vm;
|
|
|
+ struct nvkm_gpuobj *bar1;
|
|
|
+ struct nvkm_vm *bar3_vm;
|
|
|
+ struct nvkm_gpuobj *bar3;
|
|
|
};
|
|
|
|
|
|
static int
|
|
|
-nv50_bar_kmap(struct nouveau_bar *bar, struct nouveau_mem *mem,
|
|
|
- u32 flags, struct nouveau_vma *vma)
|
|
|
+nv50_bar_kmap(struct nvkm_bar *bar, struct nvkm_mem *mem, u32 flags,
|
|
|
+ struct nvkm_vma *vma)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)bar;
|
|
|
int ret;
|
|
|
|
|
|
- ret = nouveau_vm_get(priv->bar3_vm, mem->size << 12, 12, flags, vma);
|
|
|
+ ret = nvkm_vm_get(priv->bar3_vm, mem->size << 12, 12, flags, vma);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- nouveau_vm_map(vma, mem);
|
|
|
+ nvkm_vm_map(vma, mem);
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static int
|
|
|
-nv50_bar_umap(struct nouveau_bar *bar, struct nouveau_mem *mem,
|
|
|
- u32 flags, struct nouveau_vma *vma)
|
|
|
+nv50_bar_umap(struct nvkm_bar *bar, struct nvkm_mem *mem, u32 flags,
|
|
|
+ struct nvkm_vma *vma)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)bar;
|
|
|
int ret;
|
|
|
|
|
|
- ret = nouveau_vm_get(priv->bar1_vm, mem->size << 12, 12, flags, vma);
|
|
|
+ ret = nvkm_vm_get(priv->bar1_vm, mem->size << 12, 12, flags, vma);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- nouveau_vm_map(vma, mem);
|
|
|
+ nvkm_vm_map(vma, mem);
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static void
|
|
|
-nv50_bar_unmap(struct nouveau_bar *bar, struct nouveau_vma *vma)
|
|
|
+nv50_bar_unmap(struct nvkm_bar *bar, struct nvkm_vma *vma)
|
|
|
{
|
|
|
- nouveau_vm_unmap(vma);
|
|
|
- nouveau_vm_put(vma);
|
|
|
+ nvkm_vm_unmap(vma);
|
|
|
+ nvkm_vm_put(vma);
|
|
|
}
|
|
|
|
|
|
static void
|
|
|
-nv50_bar_flush(struct nouveau_bar *bar)
|
|
|
+nv50_bar_flush(struct nvkm_bar *bar)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)bar;
|
|
|
unsigned long flags;
|
|
@@ -92,7 +90,7 @@ nv50_bar_flush(struct nouveau_bar *bar)
|
|
|
}
|
|
|
|
|
|
void
|
|
|
-nv84_bar_flush(struct nouveau_bar *bar)
|
|
|
+g84_bar_flush(struct nvkm_bar *bar)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)bar;
|
|
|
unsigned long flags;
|
|
@@ -104,36 +102,35 @@ nv84_bar_flush(struct nouveau_bar *bar)
|
|
|
}
|
|
|
|
|
|
static int
|
|
|
-nv50_bar_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
- struct nouveau_oclass *oclass, void *data, u32 size,
|
|
|
- struct nouveau_object **pobject)
|
|
|
+nv50_bar_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
|
|
|
+ struct nvkm_oclass *oclass, void *data, u32 size,
|
|
|
+ struct nvkm_object **pobject)
|
|
|
{
|
|
|
- struct nouveau_device *device = nv_device(parent);
|
|
|
- struct nouveau_object *heap;
|
|
|
- struct nouveau_vm *vm;
|
|
|
+ struct nvkm_device *device = nv_device(parent);
|
|
|
+ struct nvkm_object *heap;
|
|
|
+ struct nvkm_vm *vm;
|
|
|
struct nv50_bar_priv *priv;
|
|
|
u64 start, limit;
|
|
|
int ret;
|
|
|
|
|
|
- ret = nouveau_bar_create(parent, engine, oclass, &priv);
|
|
|
+ ret = nvkm_bar_create(parent, engine, oclass, &priv);
|
|
|
*pobject = nv_object(priv);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x20000, 0,
|
|
|
- NVOBJ_FLAG_HEAP, &priv->mem);
|
|
|
+ ret = nvkm_gpuobj_new(nv_object(priv), NULL, 0x20000, 0,
|
|
|
+ NVOBJ_FLAG_HEAP, &priv->mem);
|
|
|
heap = nv_object(priv->mem);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(nv_object(priv), heap,
|
|
|
- (device->chipset == 0x50) ? 0x1400 : 0x0200,
|
|
|
- 0, 0, &priv->pad);
|
|
|
+ ret = nvkm_gpuobj_new(nv_object(priv), heap,
|
|
|
+ (device->chipset == 0x50) ? 0x1400 : 0x0200,
|
|
|
+ 0, 0, &priv->pad);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(nv_object(priv), heap, 0x4000, 0,
|
|
|
- 0, &priv->pgd);
|
|
|
+ ret = nvkm_gpuobj_new(nv_object(priv), heap, 0x4000, 0, 0, &priv->pgd);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
@@ -141,25 +138,25 @@ nv50_bar_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
start = 0x0100000000ULL;
|
|
|
limit = start + nv_device_resource_len(device, 3);
|
|
|
|
|
|
- ret = nouveau_vm_new(device, start, limit, start, &vm);
|
|
|
+ ret = nvkm_vm_new(device, start, limit, start, &vm);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
atomic_inc(&vm->engref[NVDEV_SUBDEV_BAR]);
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(nv_object(priv), heap,
|
|
|
- ((limit-- - start) >> 12) * 8, 0x1000,
|
|
|
- NVOBJ_FLAG_ZERO_ALLOC, &vm->pgt[0].obj[0]);
|
|
|
+ ret = nvkm_gpuobj_new(nv_object(priv), heap,
|
|
|
+ ((limit-- - start) >> 12) * 8, 0x1000,
|
|
|
+ NVOBJ_FLAG_ZERO_ALLOC, &vm->pgt[0].obj[0]);
|
|
|
vm->pgt[0].refcount[0] = 1;
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = nouveau_vm_ref(vm, &priv->bar3_vm, priv->pgd);
|
|
|
- nouveau_vm_ref(NULL, &vm, NULL);
|
|
|
+ ret = nvkm_vm_ref(vm, &priv->bar3_vm, priv->pgd);
|
|
|
+ nvkm_vm_ref(NULL, &vm, NULL);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(nv_object(priv), heap, 24, 16, 0, &priv->bar3);
|
|
|
+ ret = nvkm_gpuobj_new(nv_object(priv), heap, 24, 16, 0, &priv->bar3);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
@@ -175,18 +172,18 @@ nv50_bar_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
start = 0x0000000000ULL;
|
|
|
limit = start + nv_device_resource_len(device, 1);
|
|
|
|
|
|
- ret = nouveau_vm_new(device, start, limit--, start, &vm);
|
|
|
+ ret = nvkm_vm_new(device, start, limit--, start, &vm);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
atomic_inc(&vm->engref[NVDEV_SUBDEV_BAR]);
|
|
|
|
|
|
- ret = nouveau_vm_ref(vm, &priv->bar1_vm, priv->pgd);
|
|
|
- nouveau_vm_ref(NULL, &vm, NULL);
|
|
|
+ ret = nvkm_vm_ref(vm, &priv->bar1_vm, priv->pgd);
|
|
|
+ nvkm_vm_ref(NULL, &vm, NULL);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(nv_object(priv), heap, 24, 16, 0, &priv->bar1);
|
|
|
+ ret = nvkm_gpuobj_new(nv_object(priv), heap, 24, 16, 0, &priv->bar1);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
@@ -198,42 +195,42 @@ nv50_bar_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
nv_wo32(priv->bar1, 0x10, 0x00000000);
|
|
|
nv_wo32(priv->bar1, 0x14, 0x00000000);
|
|
|
|
|
|
- priv->base.alloc = nouveau_bar_alloc;
|
|
|
+ priv->base.alloc = nvkm_bar_alloc;
|
|
|
priv->base.kmap = nv50_bar_kmap;
|
|
|
priv->base.umap = nv50_bar_umap;
|
|
|
priv->base.unmap = nv50_bar_unmap;
|
|
|
if (device->chipset == 0x50)
|
|
|
priv->base.flush = nv50_bar_flush;
|
|
|
else
|
|
|
- priv->base.flush = nv84_bar_flush;
|
|
|
+ priv->base.flush = g84_bar_flush;
|
|
|
spin_lock_init(&priv->lock);
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static void
|
|
|
-nv50_bar_dtor(struct nouveau_object *object)
|
|
|
+nv50_bar_dtor(struct nvkm_object *object)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)object;
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->bar1);
|
|
|
- nouveau_vm_ref(NULL, &priv->bar1_vm, priv->pgd);
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->bar3);
|
|
|
+ nvkm_gpuobj_ref(NULL, &priv->bar1);
|
|
|
+ nvkm_vm_ref(NULL, &priv->bar1_vm, priv->pgd);
|
|
|
+ nvkm_gpuobj_ref(NULL, &priv->bar3);
|
|
|
if (priv->bar3_vm) {
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->bar3_vm->pgt[0].obj[0]);
|
|
|
- nouveau_vm_ref(NULL, &priv->bar3_vm, priv->pgd);
|
|
|
+ nvkm_gpuobj_ref(NULL, &priv->bar3_vm->pgt[0].obj[0]);
|
|
|
+ nvkm_vm_ref(NULL, &priv->bar3_vm, priv->pgd);
|
|
|
}
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->pgd);
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->pad);
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->mem);
|
|
|
- nouveau_bar_destroy(&priv->base);
|
|
|
+ nvkm_gpuobj_ref(NULL, &priv->pgd);
|
|
|
+ nvkm_gpuobj_ref(NULL, &priv->pad);
|
|
|
+ nvkm_gpuobj_ref(NULL, &priv->mem);
|
|
|
+ nvkm_bar_destroy(&priv->base);
|
|
|
}
|
|
|
|
|
|
static int
|
|
|
-nv50_bar_init(struct nouveau_object *object)
|
|
|
+nv50_bar_init(struct nvkm_object *object)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)object;
|
|
|
int ret, i;
|
|
|
|
|
|
- ret = nouveau_bar_init(&priv->base);
|
|
|
+ ret = nvkm_bar_init(&priv->base);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
@@ -255,16 +252,16 @@ nv50_bar_init(struct nouveau_object *object)
|
|
|
}
|
|
|
|
|
|
static int
|
|
|
-nv50_bar_fini(struct nouveau_object *object, bool suspend)
|
|
|
+nv50_bar_fini(struct nvkm_object *object, bool suspend)
|
|
|
{
|
|
|
struct nv50_bar_priv *priv = (void *)object;
|
|
|
- return nouveau_bar_fini(&priv->base, suspend);
|
|
|
+ return nvkm_bar_fini(&priv->base, suspend);
|
|
|
}
|
|
|
|
|
|
-struct nouveau_oclass
|
|
|
+struct nvkm_oclass
|
|
|
nv50_bar_oclass = {
|
|
|
.handle = NV_SUBDEV(BAR, 0x50),
|
|
|
- .ofuncs = &(struct nouveau_ofuncs) {
|
|
|
+ .ofuncs = &(struct nvkm_ofuncs) {
|
|
|
.ctor = nv50_bar_ctor,
|
|
|
.dtor = nv50_bar_dtor,
|
|
|
.init = nv50_bar_init,
|