|
@@ -812,13 +812,13 @@
|
|
|
mstp0_clks: mstp0_clks@e6150130 {
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
reg = <0xe6150130 4>, <0xe6150030 4>;
|
|
|
- clocks = <&cpg_clocks SH73A0_CLK_HP>;
|
|
|
+ clocks = <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>;
|
|
|
#clock-cells = <1>;
|
|
|
clock-indices = <
|
|
|
- SH73A0_CLK_IIC2
|
|
|
+ SH73A0_CLK_IIC2 SH73A0_CLK_MSIOF0
|
|
|
>;
|
|
|
clock-output-names =
|
|
|
- "iic2";
|
|
|
+ "iic2", "msiof0";
|
|
|
};
|
|
|
mstp1_clks: mstp1_clks@e6150134 {
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
@@ -848,20 +848,24 @@
|
|
|
reg = <0xe6150138 4>, <0xe6150040 4>;
|
|
|
clocks = <&sub_clk>, <&cpg_clocks SH73A0_CLK_HP>,
|
|
|
<&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
|
|
|
- <&sub_clk>, <&sub_clk>, <&sub_clk>, <&sub_clk>,
|
|
|
- <&sub_clk>, <&sub_clk>;
|
|
|
+ <&sub_clk>, <&sub_clk>, <&sub_clk>,
|
|
|
+ <&sub_clk>, <&sub_clk>, <&sub_clk>,
|
|
|
+ <&sub_clk>, <&sub_clk>, <&sub_clk>;
|
|
|
#clock-cells = <1>;
|
|
|
clock-indices = <
|
|
|
SH73A0_CLK_SCIFA7 SH73A0_CLK_SY_DMAC
|
|
|
- SH73A0_CLK_MP_DMAC SH73A0_CLK_SCIFA5
|
|
|
- SH73A0_CLK_SCIFB SH73A0_CLK_SCIFA0
|
|
|
- SH73A0_CLK_SCIFA1 SH73A0_CLK_SCIFA2
|
|
|
- SH73A0_CLK_SCIFA3 SH73A0_CLK_SCIFA4
|
|
|
+ SH73A0_CLK_MP_DMAC SH73A0_CLK_MSIOF3
|
|
|
+ SH73A0_CLK_MSIOF1 SH73A0_CLK_SCIFA5
|
|
|
+ SH73A0_CLK_SCIFB SH73A0_CLK_MSIOF2
|
|
|
+ SH73A0_CLK_SCIFA0 SH73A0_CLK_SCIFA1
|
|
|
+ SH73A0_CLK_SCIFA2 SH73A0_CLK_SCIFA3
|
|
|
+ SH73A0_CLK_SCIFA4
|
|
|
>;
|
|
|
clock-output-names =
|
|
|
- "scifa7", "sy_dmac", "mp_dmac", "scifa5",
|
|
|
- "scifb", "scifa0", "scifa1", "scifa2",
|
|
|
- "scifa3", "scifa4";
|
|
|
+ "scifa7", "sy_dmac", "mp_dmac", "msiof3",
|
|
|
+ "msiof1", "scifa5", "scifb", "msiof2",
|
|
|
+ "scifa0", "scifa1", "scifa2", "scifa3",
|
|
|
+ "scifa4";
|
|
|
};
|
|
|
mstp3_clks: mstp3_clks@e615013c {
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|