|
@@ -1675,35 +1675,7 @@ static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
|
|
|
|
|
|
static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
|
|
|
{
|
|
|
- struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
|
|
|
- enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
|
|
|
- u32 val;
|
|
|
-
|
|
|
- mutex_lock(&dev_priv->sb_lock);
|
|
|
-
|
|
|
- /* disable left/right clock distribution */
|
|
|
- if (pipe != PIPE_B) {
|
|
|
- val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
|
|
|
- val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
|
|
|
- vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
|
|
|
- } else {
|
|
|
- val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
|
|
|
- val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
|
|
|
- vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
|
|
|
- }
|
|
|
-
|
|
|
- mutex_unlock(&dev_priv->sb_lock);
|
|
|
-
|
|
|
- /*
|
|
|
- * Leave the power down bit cleared for at least one
|
|
|
- * lane so that chv_powergate_phy_ch() will power
|
|
|
- * on something when the channel is otherwise unused.
|
|
|
- * When the port is off and the override is removed
|
|
|
- * the lanes power down anyway, so otherwise it doesn't
|
|
|
- * really matter what the state of power down bits is
|
|
|
- * after this.
|
|
|
- */
|
|
|
- chv_phy_powergate_lanes(encoder, false, 0x0);
|
|
|
+ chv_phy_post_pll_disable(encoder);
|
|
|
}
|
|
|
|
|
|
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
|