|
@@ -26,8 +26,8 @@
|
|
|
#define L2X0_CACHE_TYPE 0x004
|
|
|
#define L2X0_CTRL 0x100
|
|
|
#define L2X0_AUX_CTRL 0x104
|
|
|
-#define L2X0_TAG_LATENCY_CTRL 0x108
|
|
|
-#define L2X0_DATA_LATENCY_CTRL 0x10C
|
|
|
+#define L310_TAG_LATENCY_CTRL 0x108
|
|
|
+#define L310_DATA_LATENCY_CTRL 0x10C
|
|
|
#define L2X0_EVENT_CNT_CTRL 0x200
|
|
|
#define L2X0_EVENT_CNT1_CFG 0x204
|
|
|
#define L2X0_EVENT_CNT0_CFG 0x208
|
|
@@ -54,53 +54,93 @@
|
|
|
#define L2X0_LOCKDOWN_WAY_D_BASE 0x900
|
|
|
#define L2X0_LOCKDOWN_WAY_I_BASE 0x904
|
|
|
#define L2X0_LOCKDOWN_STRIDE 0x08
|
|
|
-#define L2X0_ADDR_FILTER_START 0xC00
|
|
|
-#define L2X0_ADDR_FILTER_END 0xC04
|
|
|
+#define L310_ADDR_FILTER_START 0xC00
|
|
|
+#define L310_ADDR_FILTER_END 0xC04
|
|
|
#define L2X0_TEST_OPERATION 0xF00
|
|
|
#define L2X0_LINE_DATA 0xF10
|
|
|
#define L2X0_LINE_TAG 0xF30
|
|
|
#define L2X0_DEBUG_CTRL 0xF40
|
|
|
-#define L2X0_PREFETCH_CTRL 0xF60
|
|
|
-#define L2X0_POWER_CTRL 0xF80
|
|
|
-#define L2X0_DYNAMIC_CLK_GATING_EN (1 << 1)
|
|
|
-#define L2X0_STNDBY_MODE_EN (1 << 0)
|
|
|
+#define L310_PREFETCH_CTRL 0xF60
|
|
|
+#define L310_POWER_CTRL 0xF80
|
|
|
+#define L310_DYNAMIC_CLK_GATING_EN (1 << 1)
|
|
|
+#define L310_STNDBY_MODE_EN (1 << 0)
|
|
|
|
|
|
/* Registers shifts and masks */
|
|
|
#define L2X0_CACHE_ID_PART_MASK (0xf << 6)
|
|
|
#define L2X0_CACHE_ID_PART_L210 (1 << 6)
|
|
|
+#define L2X0_CACHE_ID_PART_L220 (2 << 6)
|
|
|
#define L2X0_CACHE_ID_PART_L310 (3 << 6)
|
|
|
#define L2X0_CACHE_ID_RTL_MASK 0x3f
|
|
|
-#define L2X0_CACHE_ID_RTL_R0P0 0x0
|
|
|
-#define L2X0_CACHE_ID_RTL_R1P0 0x2
|
|
|
-#define L2X0_CACHE_ID_RTL_R2P0 0x4
|
|
|
-#define L2X0_CACHE_ID_RTL_R3P0 0x5
|
|
|
-#define L2X0_CACHE_ID_RTL_R3P1 0x6
|
|
|
-#define L2X0_CACHE_ID_RTL_R3P2 0x8
|
|
|
+#define L210_CACHE_ID_RTL_R0P2_02 0x00
|
|
|
+#define L210_CACHE_ID_RTL_R0P1 0x01
|
|
|
+#define L210_CACHE_ID_RTL_R0P2_01 0x02
|
|
|
+#define L210_CACHE_ID_RTL_R0P3 0x03
|
|
|
+#define L210_CACHE_ID_RTL_R0P4 0x0b
|
|
|
+#define L210_CACHE_ID_RTL_R0P5 0x0f
|
|
|
+#define L220_CACHE_ID_RTL_R1P7_01REL0 0x06
|
|
|
+#define L310_CACHE_ID_RTL_R0P0 0x00
|
|
|
+#define L310_CACHE_ID_RTL_R1P0 0x02
|
|
|
+#define L310_CACHE_ID_RTL_R2P0 0x04
|
|
|
+#define L310_CACHE_ID_RTL_R3P0 0x05
|
|
|
+#define L310_CACHE_ID_RTL_R3P1 0x06
|
|
|
+#define L310_CACHE_ID_RTL_R3P1_50REL0 0x07
|
|
|
+#define L310_CACHE_ID_RTL_R3P2 0x08
|
|
|
+#define L310_CACHE_ID_RTL_R3P3 0x09
|
|
|
|
|
|
-#define L2X0_AUX_CTRL_MASK 0xc0000fff
|
|
|
+/* L2C auxiliary control register - bits common to L2C-210/220/310 */
|
|
|
+#define L2C_AUX_CTRL_WAY_SIZE_SHIFT 17
|
|
|
+#define L2C_AUX_CTRL_WAY_SIZE_MASK (7 << 17)
|
|
|
+#define L2C_AUX_CTRL_WAY_SIZE(n) ((n) << 17)
|
|
|
+#define L2C_AUX_CTRL_EVTMON_ENABLE BIT(20)
|
|
|
+#define L2C_AUX_CTRL_PARITY_ENABLE BIT(21)
|
|
|
+#define L2C_AUX_CTRL_SHARED_OVERRIDE BIT(22)
|
|
|
+/* L2C-210/220 common bits */
|
|
|
#define L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT 0
|
|
|
-#define L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK 0x7
|
|
|
+#define L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK (7 << 0)
|
|
|
#define L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT 3
|
|
|
-#define L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK (0x7 << 3)
|
|
|
+#define L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK (7 << 3)
|
|
|
#define L2X0_AUX_CTRL_TAG_LATENCY_SHIFT 6
|
|
|
-#define L2X0_AUX_CTRL_TAG_LATENCY_MASK (0x7 << 6)
|
|
|
+#define L2X0_AUX_CTRL_TAG_LATENCY_MASK (7 << 6)
|
|
|
#define L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT 9
|
|
|
-#define L2X0_AUX_CTRL_DIRTY_LATENCY_MASK (0x7 << 9)
|
|
|
-#define L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT 16
|
|
|
-#define L2X0_AUX_CTRL_WAY_SIZE_SHIFT 17
|
|
|
-#define L2X0_AUX_CTRL_WAY_SIZE_MASK (0x7 << 17)
|
|
|
-#define L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT 22
|
|
|
-#define L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT 26
|
|
|
-#define L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT 27
|
|
|
-#define L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT 28
|
|
|
-#define L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT 29
|
|
|
-#define L2X0_AUX_CTRL_EARLY_BRESP_SHIFT 30
|
|
|
+#define L2X0_AUX_CTRL_DIRTY_LATENCY_MASK (7 << 9)
|
|
|
+#define L2X0_AUX_CTRL_ASSOC_SHIFT 13
|
|
|
+#define L2X0_AUX_CTRL_ASSOC_MASK (15 << 13)
|
|
|
+/* L2C-210 specific bits */
|
|
|
+#define L210_AUX_CTRL_WRAP_DISABLE BIT(12)
|
|
|
+#define L210_AUX_CTRL_WA_OVERRIDE BIT(23)
|
|
|
+#define L210_AUX_CTRL_EXCLUSIVE_ABORT BIT(24)
|
|
|
+/* L2C-220 specific bits */
|
|
|
+#define L220_AUX_CTRL_EXCLUSIVE_CACHE BIT(12)
|
|
|
+#define L220_AUX_CTRL_FWA_SHIFT 23
|
|
|
+#define L220_AUX_CTRL_FWA_MASK (3 << 23)
|
|
|
+#define L220_AUX_CTRL_NS_LOCKDOWN BIT(26)
|
|
|
+#define L220_AUX_CTRL_NS_INT_CTRL BIT(27)
|
|
|
+/* L2C-310 specific bits */
|
|
|
+#define L310_AUX_CTRL_FULL_LINE_ZERO BIT(0) /* R2P0+ */
|
|
|
+#define L310_AUX_CTRL_HIGHPRIO_SO_DEV BIT(10) /* R2P0+ */
|
|
|
+#define L310_AUX_CTRL_STORE_LIMITATION BIT(11) /* R2P0+ */
|
|
|
+#define L310_AUX_CTRL_EXCLUSIVE_CACHE BIT(12)
|
|
|
+#define L310_AUX_CTRL_ASSOCIATIVITY_16 BIT(16)
|
|
|
+#define L310_AUX_CTRL_CACHE_REPLACE_RR BIT(25) /* R2P0+ */
|
|
|
+#define L310_AUX_CTRL_NS_LOCKDOWN BIT(26)
|
|
|
+#define L310_AUX_CTRL_NS_INT_CTRL BIT(27)
|
|
|
+#define L310_AUX_CTRL_DATA_PREFETCH BIT(28)
|
|
|
+#define L310_AUX_CTRL_INSTR_PREFETCH BIT(29)
|
|
|
+#define L310_AUX_CTRL_EARLY_BRESP BIT(30) /* R2P0+ */
|
|
|
|
|
|
-#define L2X0_LATENCY_CTRL_SETUP_SHIFT 0
|
|
|
-#define L2X0_LATENCY_CTRL_RD_SHIFT 4
|
|
|
-#define L2X0_LATENCY_CTRL_WR_SHIFT 8
|
|
|
+#define L310_LATENCY_CTRL_SETUP(n) ((n) << 0)
|
|
|
+#define L310_LATENCY_CTRL_RD(n) ((n) << 4)
|
|
|
+#define L310_LATENCY_CTRL_WR(n) ((n) << 8)
|
|
|
|
|
|
-#define L2X0_ADDR_FILTER_EN 1
|
|
|
+#define L310_ADDR_FILTER_EN 1
|
|
|
+
|
|
|
+#define L310_PREFETCH_CTRL_OFFSET_MASK 0x1f
|
|
|
+#define L310_PREFETCH_CTRL_DBL_LINEFILL_INCR BIT(23)
|
|
|
+#define L310_PREFETCH_CTRL_PREFETCH_DROP BIT(24)
|
|
|
+#define L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP BIT(27)
|
|
|
+#define L310_PREFETCH_CTRL_DATA_PREFETCH BIT(28)
|
|
|
+#define L310_PREFETCH_CTRL_INSTR_PREFETCH BIT(29)
|
|
|
+#define L310_PREFETCH_CTRL_DBL_LINEFILL BIT(30)
|
|
|
|
|
|
#define L2X0_CTRL_EN 1
|
|
|
|