|
@@ -95,7 +95,8 @@ int hwmgr_early_init(struct pp_hwmgr *hwmgr)
|
|
|
hwmgr->smumgr_funcs = &ci_smu_funcs;
|
|
|
ci_set_asic_special_caps(hwmgr);
|
|
|
hwmgr->feature_mask &= ~(PP_VBI_TIME_SUPPORT_MASK |
|
|
|
- PP_ENABLE_GFX_CG_THRU_SMU);
|
|
|
+ PP_ENABLE_GFX_CG_THRU_SMU |
|
|
|
+ PP_GFXOFF_MASK);
|
|
|
hwmgr->pp_table_version = PP_TABLE_V0;
|
|
|
hwmgr->od_enabled = false;
|
|
|
smu7_init_function_pointers(hwmgr);
|
|
@@ -103,9 +104,11 @@ int hwmgr_early_init(struct pp_hwmgr *hwmgr)
|
|
|
case AMDGPU_FAMILY_CZ:
|
|
|
hwmgr->od_enabled = false;
|
|
|
hwmgr->smumgr_funcs = &smu8_smu_funcs;
|
|
|
+ hwmgr->feature_mask &= ~PP_GFXOFF_MASK;
|
|
|
smu8_init_function_pointers(hwmgr);
|
|
|
break;
|
|
|
case AMDGPU_FAMILY_VI:
|
|
|
+ hwmgr->feature_mask &= ~PP_GFXOFF_MASK;
|
|
|
switch (hwmgr->chip_id) {
|
|
|
case CHIP_TOPAZ:
|
|
|
hwmgr->smumgr_funcs = &iceland_smu_funcs;
|
|
@@ -139,6 +142,7 @@ int hwmgr_early_init(struct pp_hwmgr *hwmgr)
|
|
|
smu7_init_function_pointers(hwmgr);
|
|
|
break;
|
|
|
case AMDGPU_FAMILY_AI:
|
|
|
+ hwmgr->feature_mask &= ~PP_GFXOFF_MASK;
|
|
|
switch (hwmgr->chip_id) {
|
|
|
case CHIP_VEGA10:
|
|
|
hwmgr->smumgr_funcs = &vega10_smu_funcs;
|