|
@@ -17,6 +17,7 @@
|
|
|
#include <linux/syscore_ops.h>
|
|
|
|
|
|
#include "clk.h"
|
|
|
+#include "clk-cpu.h"
|
|
|
|
|
|
#define APLL_LOCK 0x0
|
|
|
#define APLL_CON0 0x100
|
|
@@ -746,6 +747,32 @@ static struct samsung_pll_clock exynos5250_plls[nr_plls] __initdata = {
|
|
|
VPLL_LOCK, VPLL_CON0, NULL),
|
|
|
};
|
|
|
|
|
|
+#define E5250_CPU_DIV0(apll, pclk_dbg, atb, periph, acp, cpud) \
|
|
|
+ ((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \
|
|
|
+ ((periph) << 12) | ((acp) << 8) | ((cpud) << 4)))
|
|
|
+#define E5250_CPU_DIV1(hpm, copy) \
|
|
|
+ (((hpm) << 4) | (copy))
|
|
|
+
|
|
|
+static const struct exynos_cpuclk_cfg_data exynos5250_armclk_d[] __initconst = {
|
|
|
+ { 1700000, E5250_CPU_DIV0(5, 3, 7, 7, 7, 3), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1600000, E5250_CPU_DIV0(4, 1, 7, 7, 7, 3), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1500000, E5250_CPU_DIV0(4, 1, 7, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1400000, E5250_CPU_DIV0(4, 1, 6, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1300000, E5250_CPU_DIV0(3, 1, 6, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1200000, E5250_CPU_DIV0(3, 1, 5, 7, 7, 2), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1100000, E5250_CPU_DIV0(3, 1, 5, 7, 7, 3), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 1000000, E5250_CPU_DIV0(2, 1, 4, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 900000, E5250_CPU_DIV0(2, 1, 4, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 800000, E5250_CPU_DIV0(2, 1, 4, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 700000, E5250_CPU_DIV0(1, 1, 3, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 600000, E5250_CPU_DIV0(1, 1, 3, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 500000, E5250_CPU_DIV0(1, 1, 2, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 400000, E5250_CPU_DIV0(1, 1, 2, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 300000, E5250_CPU_DIV0(1, 1, 1, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 200000, E5250_CPU_DIV0(1, 1, 1, 7, 7, 1), E5250_CPU_DIV1(2, 0), },
|
|
|
+ { 0 },
|
|
|
+};
|
|
|
+
|
|
|
static const struct of_device_id ext_clk_match[] __initconst = {
|
|
|
{ .compatible = "samsung,clock-xxti", .data = (void *)0, },
|
|
|
{ },
|
|
@@ -795,6 +822,10 @@ static void __init exynos5250_clk_init(struct device_node *np)
|
|
|
ARRAY_SIZE(exynos5250_div_clks));
|
|
|
samsung_clk_register_gate(ctx, exynos5250_gate_clks,
|
|
|
ARRAY_SIZE(exynos5250_gate_clks));
|
|
|
+ exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
|
|
|
+ mout_cpu_p[0], mout_cpu_p[1], 0x200,
|
|
|
+ exynos5250_armclk_d, ARRAY_SIZE(exynos5250_armclk_d),
|
|
|
+ CLK_CPU_HAS_DIV1);
|
|
|
|
|
|
/*
|
|
|
* Enable arm clock down (in idle) and set arm divider
|