|
@@ -356,6 +356,28 @@ static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
|
|
|
|
+ F(19200000, P_BI_TCXO, 1, 0, 0),
|
|
|
|
+ F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
|
|
|
|
+ F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
|
|
|
|
+ F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_rcg2 gcc_qspi_core_clk_src = {
|
|
|
|
+ .cmd_rcgr = 0x4b008,
|
|
|
|
+ .mnd_width = 0,
|
|
|
|
+ .hid_width = 5,
|
|
|
|
+ .parent_map = gcc_parent_map_0,
|
|
|
|
+ .freq_tbl = ftbl_gcc_qspi_core_clk_src,
|
|
|
|
+ .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
+ .name = "gcc_qspi_core_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_floor_ops,
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
|
|
static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
|
|
F(9600000, P_BI_TCXO, 2, 0, 0),
|
|
F(9600000, P_BI_TCXO, 2, 0, 0),
|
|
F(19200000, P_BI_TCXO, 1, 0, 0),
|
|
F(19200000, P_BI_TCXO, 1, 0, 0),
|
|
@@ -396,18 +418,27 @@ static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
|
|
{ }
|
|
{ }
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s0_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s0_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
|
|
.cmd_rcgr = 0x17034,
|
|
.cmd_rcgr = 0x17034,
|
|
.mnd_width = 16,
|
|
.mnd_width = 16,
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s0_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s1_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s1_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
|
|
@@ -416,12 +447,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s1_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s2_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s2_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
|
|
@@ -430,12 +463,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s2_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s3_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s3_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
|
|
@@ -444,12 +479,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s3_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s4_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s4_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
|
|
@@ -458,12 +495,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s4_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s5_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s5_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
|
|
@@ -472,12 +511,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s5_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s6_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s6_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
|
|
@@ -486,12 +527,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s6_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap0_s7_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap0_s7_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
|
|
@@ -500,12 +543,14 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap0_s7_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s0_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s0_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
|
|
@@ -514,12 +559,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s0_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s1_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s1_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
|
|
@@ -528,12 +575,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s1_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s2_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s2_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
|
|
@@ -542,12 +591,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s2_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s3_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s3_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
|
|
@@ -556,12 +607,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s3_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s4_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s4_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
|
|
@@ -570,12 +623,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s4_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s5_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s5_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
|
|
@@ -584,12 +639,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s5_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s6_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s6_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
|
|
@@ -598,12 +655,14 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s6_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_init,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_init_data gcc_qupv3_wrap1_s7_clk_init = {
|
|
|
|
+ .name = "gcc_qupv3_wrap1_s7_clk_src",
|
|
|
|
+ .parent_names = gcc_parent_names_0,
|
|
|
|
+ .num_parents = 4,
|
|
|
|
+ .ops = &clk_rcg2_shared_ops,
|
|
};
|
|
};
|
|
|
|
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
|
|
static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
|
|
@@ -612,12 +671,7 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
|
|
.hid_width = 5,
|
|
.hid_width = 5,
|
|
.parent_map = gcc_parent_map_0,
|
|
.parent_map = gcc_parent_map_0,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
|
|
- .clkr.hw.init = &(struct clk_init_data){
|
|
|
|
- .name = "gcc_qupv3_wrap1_s7_clk_src",
|
|
|
|
- .parent_names = gcc_parent_names_0,
|
|
|
|
- .num_parents = 4,
|
|
|
|
- .ops = &clk_rcg2_shared_ops,
|
|
|
|
- },
|
|
|
|
|
|
+ .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_init,
|
|
};
|
|
};
|
|
|
|
|
|
static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
|
|
static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
|
|
@@ -1933,6 +1987,37 @@ static struct clk_branch gcc_qmip_video_ahb_clk = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
|
|
|
|
+ .halt_reg = 0x4b000,
|
|
|
|
+ .halt_check = BRANCH_HALT,
|
|
|
|
+ .clkr = {
|
|
|
|
+ .enable_reg = 0x4b000,
|
|
|
|
+ .enable_mask = BIT(0),
|
|
|
|
+ .hw.init = &(struct clk_init_data){
|
|
|
|
+ .name = "gcc_qspi_cnoc_periph_ahb_clk",
|
|
|
|
+ .ops = &clk_branch2_ops,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_branch gcc_qspi_core_clk = {
|
|
|
|
+ .halt_reg = 0x4b004,
|
|
|
|
+ .halt_check = BRANCH_HALT,
|
|
|
|
+ .clkr = {
|
|
|
|
+ .enable_reg = 0x4b004,
|
|
|
|
+ .enable_mask = BIT(0),
|
|
|
|
+ .hw.init = &(struct clk_init_data){
|
|
|
|
+ .name = "gcc_qspi_core_clk",
|
|
|
|
+ .parent_names = (const char *[]){
|
|
|
|
+ "gcc_qspi_core_clk_src",
|
|
|
|
+ },
|
|
|
|
+ .num_parents = 1,
|
|
|
|
+ .flags = CLK_SET_RATE_PARENT,
|
|
|
|
+ .ops = &clk_branch2_ops,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
|
|
static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
|
|
.halt_reg = 0x17030,
|
|
.halt_reg = 0x17030,
|
|
.halt_check = BRANCH_HALT_VOTED,
|
|
.halt_check = BRANCH_HALT_VOTED,
|
|
@@ -3381,6 +3466,9 @@ static struct clk_regmap *gcc_sdm845_clocks[] = {
|
|
[GPLL4] = &gpll4.clkr,
|
|
[GPLL4] = &gpll4.clkr,
|
|
[GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
|
|
[GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
|
|
[GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
|
|
[GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
|
|
|
|
+ [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
|
|
|
|
+ [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
|
|
|
|
+ [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
|
|
};
|
|
};
|
|
|
|
|
|
static const struct qcom_reset_map gcc_sdm845_resets[] = {
|
|
static const struct qcom_reset_map gcc_sdm845_resets[] = {
|
|
@@ -3458,9 +3546,29 @@ static const struct of_device_id gcc_sdm845_match_table[] = {
|
|
};
|
|
};
|
|
MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
|
|
MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
|
|
|
|
|
|
|
|
+static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk),
|
|
|
|
+ DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk),
|
|
|
|
+};
|
|
|
|
+
|
|
static int gcc_sdm845_probe(struct platform_device *pdev)
|
|
static int gcc_sdm845_probe(struct platform_device *pdev)
|
|
{
|
|
{
|
|
struct regmap *regmap;
|
|
struct regmap *regmap;
|
|
|
|
+ int ret;
|
|
|
|
|
|
regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
|
|
regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
|
|
if (IS_ERR(regmap))
|
|
if (IS_ERR(regmap))
|
|
@@ -3470,6 +3578,11 @@ static int gcc_sdm845_probe(struct platform_device *pdev)
|
|
regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
|
|
regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
|
|
regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
|
|
regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
|
|
|
|
|
|
|
|
+ ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
|
|
|
|
+ ARRAY_SIZE(gcc_dfs_clocks));
|
|
|
|
+ if (ret)
|
|
|
|
+ return ret;
|
|
|
|
+
|
|
return qcom_cc_really_probe(pdev, &gcc_sdm845_desc, regmap);
|
|
return qcom_cc_really_probe(pdev, &gcc_sdm845_desc, regmap);
|
|
}
|
|
}
|
|
|
|
|