|
@@ -185,6 +185,7 @@ intel_pch_rawclk(struct drm_i915_private *dev_priv)
|
|
|
static int
|
|
|
intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
|
|
|
{
|
|
|
+ /* RAWCLK_FREQ_VLV register updated from power well code */
|
|
|
return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
|
|
|
CCK_DISPLAY_REF_CLOCK_CONTROL);
|
|
|
}
|
|
@@ -218,7 +219,7 @@ intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
|
|
|
}
|
|
|
}
|
|
|
|
|
|
-static void intel_update_rawclk(struct drm_i915_private *dev_priv)
|
|
|
+void intel_update_rawclk(struct drm_i915_private *dev_priv)
|
|
|
{
|
|
|
if (HAS_PCH_SPLIT(dev_priv))
|
|
|
dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
|
|
@@ -15455,7 +15456,6 @@ void intel_modeset_init(struct drm_device *dev)
|
|
|
}
|
|
|
|
|
|
intel_update_czclk(dev_priv);
|
|
|
- intel_update_rawclk(dev_priv);
|
|
|
intel_update_cdclk(dev);
|
|
|
|
|
|
intel_shared_dpll_init(dev);
|