|
@@ -3588,9 +3588,10 @@ static int smu7_find_dpm_states_clocks_in_dpm_table(struct pp_hwmgr *hwmgr, cons
|
|
|
break;
|
|
|
}
|
|
|
|
|
|
- if (i >= sclk_table->count)
|
|
|
+ if (i >= sclk_table->count) {
|
|
|
data->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
|
|
|
- else {
|
|
|
+ sclk_table->dpm_levels[i-1].value = sclk;
|
|
|
+ } else {
|
|
|
/* TODO: Check SCLK in DAL's minimum clocks
|
|
|
* in case DeepSleep divider update is required.
|
|
|
*/
|
|
@@ -3605,9 +3606,10 @@ static int smu7_find_dpm_states_clocks_in_dpm_table(struct pp_hwmgr *hwmgr, cons
|
|
|
break;
|
|
|
}
|
|
|
|
|
|
- if (i >= mclk_table->count)
|
|
|
+ if (i >= mclk_table->count) {
|
|
|
data->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
|
|
|
-
|
|
|
+ mclk_table->dpm_levels[i-1].value = mclk;
|
|
|
+ }
|
|
|
|
|
|
if (data->display_timing.num_existing_displays != hwmgr->display_config->num_display)
|
|
|
data->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
|