|
@@ -135,3 +135,24 @@ lhc: lhc@20 {
|
|
|
compatible = "aspeed,ast2500-lhc";
|
|
|
reg = <0x20 0x24 0x48 0x8>;
|
|
|
};
|
|
|
+
|
|
|
+LPC reset control
|
|
|
+-----------------
|
|
|
+
|
|
|
+The UARTs present in the ASPEED SoC can have their resets tied to the reset
|
|
|
+state of the LPC bus. Some systems may chose to modify this configuration.
|
|
|
+
|
|
|
+Required properties:
|
|
|
+
|
|
|
+ - compatible: "aspeed,ast2500-lpc-reset" or
|
|
|
+ "aspeed,ast2400-lpc-reset"
|
|
|
+ - reg: offset and length of the IP in the LHC memory region
|
|
|
+ - #reset-controller indicates the number of reset cells expected
|
|
|
+
|
|
|
+Example:
|
|
|
+
|
|
|
+lpc_reset: reset-controller@18 {
|
|
|
+ compatible = "aspeed,ast2500-lpc-reset";
|
|
|
+ reg = <0x18 0x4>;
|
|
|
+ #reset-cells = <1>;
|
|
|
+};
|