|
|
@@ -51,6 +51,10 @@
|
|
|
compatible = "fsl,mpc5121-mbx";
|
|
|
reg = <0x20000000 0x4000>;
|
|
|
interrupts = <66 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_MBX_BUS>,
|
|
|
+ <&clks MPC512x_CLK_MBX_3D>,
|
|
|
+ <&clks MPC512x_CLK_MBX>;
|
|
|
+ clock-names = "mbx-bus", "mbx-3d", "mbx";
|
|
|
};
|
|
|
|
|
|
sram@30000000 {
|
|
|
@@ -64,6 +68,8 @@
|
|
|
interrupts = <6 8>;
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
+ clocks = <&clks MPC512x_CLK_NFC>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
localbus@80000020 {
|
|
|
@@ -155,12 +161,24 @@
|
|
|
compatible = "fsl,mpc5121-mscan";
|
|
|
reg = <0x1300 0x80>;
|
|
|
interrupts = <12 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_BDLC>,
|
|
|
+ <&clks MPC512x_CLK_IPS>,
|
|
|
+ <&clks MPC512x_CLK_SYS>,
|
|
|
+ <&clks MPC512x_CLK_REF>,
|
|
|
+ <&clks MPC512x_CLK_MSCAN0_MCLK>;
|
|
|
+ clock-names = "ipg", "ips", "sys", "ref", "mclk";
|
|
|
};
|
|
|
|
|
|
can@1380 {
|
|
|
compatible = "fsl,mpc5121-mscan";
|
|
|
reg = <0x1380 0x80>;
|
|
|
interrupts = <13 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_BDLC>,
|
|
|
+ <&clks MPC512x_CLK_IPS>,
|
|
|
+ <&clks MPC512x_CLK_SYS>,
|
|
|
+ <&clks MPC512x_CLK_REF>,
|
|
|
+ <&clks MPC512x_CLK_MSCAN1_MCLK>;
|
|
|
+ clock-names = "ipg", "ips", "sys", "ref", "mclk";
|
|
|
};
|
|
|
|
|
|
sdhc@1500 {
|
|
|
@@ -169,6 +187,9 @@
|
|
|
interrupts = <8 0x8>;
|
|
|
dmas = <&dma0 30>;
|
|
|
dma-names = "rx-tx";
|
|
|
+ clocks = <&clks MPC512x_CLK_IPS>,
|
|
|
+ <&clks MPC512x_CLK_SDHC>;
|
|
|
+ clock-names = "ipg", "per";
|
|
|
};
|
|
|
|
|
|
i2c@1700 {
|
|
|
@@ -177,6 +198,8 @@
|
|
|
compatible = "fsl,mpc5121-i2c", "fsl-i2c";
|
|
|
reg = <0x1700 0x20>;
|
|
|
interrupts = <9 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_I2C>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
i2c@1720 {
|
|
|
@@ -185,6 +208,8 @@
|
|
|
compatible = "fsl,mpc5121-i2c", "fsl-i2c";
|
|
|
reg = <0x1720 0x20>;
|
|
|
interrupts = <10 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_I2C>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
i2c@1740 {
|
|
|
@@ -193,6 +218,8 @@
|
|
|
compatible = "fsl,mpc5121-i2c", "fsl-i2c";
|
|
|
reg = <0x1740 0x20>;
|
|
|
interrupts = <11 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_I2C>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
i2ccontrol@1760 {
|
|
|
@@ -204,30 +231,48 @@
|
|
|
compatible = "fsl,mpc5121-axe";
|
|
|
reg = <0x2000 0x100>;
|
|
|
interrupts = <42 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_AXE>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
display@2100 {
|
|
|
compatible = "fsl,mpc5121-diu";
|
|
|
reg = <0x2100 0x100>;
|
|
|
interrupts = <64 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_DIU>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
can@2300 {
|
|
|
compatible = "fsl,mpc5121-mscan";
|
|
|
reg = <0x2300 0x80>;
|
|
|
interrupts = <90 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_BDLC>,
|
|
|
+ <&clks MPC512x_CLK_IPS>,
|
|
|
+ <&clks MPC512x_CLK_SYS>,
|
|
|
+ <&clks MPC512x_CLK_REF>,
|
|
|
+ <&clks MPC512x_CLK_MSCAN2_MCLK>;
|
|
|
+ clock-names = "ipg", "ips", "sys", "ref", "mclk";
|
|
|
};
|
|
|
|
|
|
can@2380 {
|
|
|
compatible = "fsl,mpc5121-mscan";
|
|
|
reg = <0x2380 0x80>;
|
|
|
interrupts = <91 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_BDLC>,
|
|
|
+ <&clks MPC512x_CLK_IPS>,
|
|
|
+ <&clks MPC512x_CLK_SYS>,
|
|
|
+ <&clks MPC512x_CLK_REF>,
|
|
|
+ <&clks MPC512x_CLK_MSCAN3_MCLK>;
|
|
|
+ clock-names = "ipg", "ips", "sys", "ref", "mclk";
|
|
|
};
|
|
|
|
|
|
viu@2400 {
|
|
|
compatible = "fsl,mpc5121-viu";
|
|
|
reg = <0x2400 0x400>;
|
|
|
interrupts = <67 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_VIU>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
mdio@2800 {
|
|
|
@@ -235,6 +280,8 @@
|
|
|
reg = <0x2800 0x800>;
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <0>;
|
|
|
+ clocks = <&clks MPC512x_CLK_FEC>;
|
|
|
+ clock-names = "per";
|
|
|
};
|
|
|
|
|
|
eth0: ethernet@2800 {
|
|
|
@@ -243,6 +290,8 @@
|
|
|
reg = <0x2800 0x800>;
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
interrupts = <4 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_FEC>;
|
|
|
+ clock-names = "per";
|
|
|
};
|
|
|
|
|
|
/* USB1 using external ULPI PHY */
|
|
|
@@ -254,6 +303,8 @@
|
|
|
interrupts = <43 0x8>;
|
|
|
dr_mode = "otg";
|
|
|
phy_type = "ulpi";
|
|
|
+ clocks = <&clks MPC512x_CLK_USB1>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
/* USB0 using internal UTMI PHY */
|
|
|
@@ -265,6 +316,8 @@
|
|
|
interrupts = <44 0x8>;
|
|
|
dr_mode = "otg";
|
|
|
phy_type = "utmi_wide";
|
|
|
+ clocks = <&clks MPC512x_CLK_USB2>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
/* IO control */
|
|
|
@@ -283,6 +336,8 @@
|
|
|
compatible = "fsl,mpc5121-pata";
|
|
|
reg = <0x10200 0x100>;
|
|
|
interrupts = <5 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PATA>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
/* 512x PSCs are not 52xx PSC compatible */
|
|
|
@@ -294,6 +349,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC0>,
|
|
|
+ <&clks MPC512x_CLK_PSC0_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC1 */
|
|
|
@@ -303,6 +361,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC1>,
|
|
|
+ <&clks MPC512x_CLK_PSC1_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC2 */
|
|
|
@@ -312,6 +373,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC2>,
|
|
|
+ <&clks MPC512x_CLK_PSC2_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC3 */
|
|
|
@@ -321,6 +385,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC3>,
|
|
|
+ <&clks MPC512x_CLK_PSC3_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC4 */
|
|
|
@@ -330,6 +397,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC4>,
|
|
|
+ <&clks MPC512x_CLK_PSC4_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC5 */
|
|
|
@@ -339,6 +409,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC5>,
|
|
|
+ <&clks MPC512x_CLK_PSC5_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC6 */
|
|
|
@@ -348,6 +421,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC6>,
|
|
|
+ <&clks MPC512x_CLK_PSC6_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC7 */
|
|
|
@@ -357,6 +433,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC7>,
|
|
|
+ <&clks MPC512x_CLK_PSC7_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC8 */
|
|
|
@@ -366,6 +445,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC8>,
|
|
|
+ <&clks MPC512x_CLK_PSC8_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC9 */
|
|
|
@@ -375,6 +457,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC9>,
|
|
|
+ <&clks MPC512x_CLK_PSC9_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC10 */
|
|
|
@@ -384,6 +469,9 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC10>,
|
|
|
+ <&clks MPC512x_CLK_PSC10_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
/* PSC11 */
|
|
|
@@ -393,12 +481,17 @@
|
|
|
interrupts = <40 0x8>;
|
|
|
fsl,rx-fifo-size = <16>;
|
|
|
fsl,tx-fifo-size = <16>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC11>,
|
|
|
+ <&clks MPC512x_CLK_PSC11_MCLK>;
|
|
|
+ clock-names = "ipg", "mclk";
|
|
|
};
|
|
|
|
|
|
pscfifo@11f00 {
|
|
|
compatible = "fsl,mpc5121-psc-fifo";
|
|
|
reg = <0x11f00 0x100>;
|
|
|
interrupts = <40 0x8>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PSC_FIFO>;
|
|
|
+ clock-names = "ipg";
|
|
|
};
|
|
|
|
|
|
dma0: dma@14000 {
|
|
|
@@ -416,6 +509,8 @@
|
|
|
#address-cells = <3>;
|
|
|
#size-cells = <2>;
|
|
|
#interrupt-cells = <1>;
|
|
|
+ clocks = <&clks MPC512x_CLK_PCI>;
|
|
|
+ clock-names = "ipg";
|
|
|
|
|
|
reg = <0x80008500 0x100 /* internal registers */
|
|
|
0x80008300 0x8>; /* config space access registers */
|