|
@@ -89,7 +89,7 @@ NVSetOwner(struct drm_device *dev, int owner)
|
|
|
if (owner == 1)
|
|
|
owner *= 3;
|
|
|
|
|
|
- if (drm->device.info.chipset == 0x11) {
|
|
|
+ if (drm->client.device.info.chipset == 0x11) {
|
|
|
/* This might seem stupid, but the blob does it and
|
|
|
* omitting it often locks the system up.
|
|
|
*/
|
|
@@ -100,7 +100,7 @@ NVSetOwner(struct drm_device *dev, int owner)
|
|
|
/* CR44 is always changed on CRTC0 */
|
|
|
NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_44, owner);
|
|
|
|
|
|
- if (drm->device.info.chipset == 0x11) { /* set me harder */
|
|
|
+ if (drm->client.device.info.chipset == 0x11) { /* set me harder */
|
|
|
NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_2E, owner);
|
|
|
NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_2E, owner);
|
|
|
}
|
|
@@ -149,7 +149,7 @@ nouveau_hw_decode_pll(struct drm_device *dev, uint32_t reg1, uint32_t pll1,
|
|
|
pllvals->NM1 = pll1 & 0xffff;
|
|
|
if (nv_two_reg_pll(dev) && pll2 & NV31_RAMDAC_ENABLE_VCO2)
|
|
|
pllvals->NM2 = pll2 & 0xffff;
|
|
|
- else if (drm->device.info.chipset == 0x30 || drm->device.info.chipset == 0x35) {
|
|
|
+ else if (drm->client.device.info.chipset == 0x30 || drm->client.device.info.chipset == 0x35) {
|
|
|
pllvals->M1 &= 0xf; /* only 4 bits */
|
|
|
if (pll1 & NV30_RAMDAC_ENABLE_VCO2) {
|
|
|
pllvals->M2 = (pll1 >> 4) & 0x7;
|
|
@@ -165,8 +165,8 @@ nouveau_hw_get_pllvals(struct drm_device *dev, enum nvbios_pll_type plltype,
|
|
|
struct nvkm_pll_vals *pllvals)
|
|
|
{
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
|
- struct nvif_object *device = &drm->device.object;
|
|
|
- struct nvkm_bios *bios = nvxx_bios(&drm->device);
|
|
|
+ struct nvif_object *device = &drm->client.device.object;
|
|
|
+ struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
|
|
|
uint32_t reg1, pll1, pll2 = 0;
|
|
|
struct nvbios_pll pll_lim;
|
|
|
int ret;
|
|
@@ -184,7 +184,7 @@ nouveau_hw_get_pllvals(struct drm_device *dev, enum nvbios_pll_type plltype,
|
|
|
pll2 = nvif_rd32(device, reg2);
|
|
|
}
|
|
|
|
|
|
- if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS && reg1 >= NV_PRAMDAC_VPLL_COEFF) {
|
|
|
+ if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS && reg1 >= NV_PRAMDAC_VPLL_COEFF) {
|
|
|
uint32_t ramdac580 = NVReadRAMDAC(dev, 0, NV_PRAMDAC_580);
|
|
|
|
|
|
/* check whether vpll has been forced into single stage mode */
|
|
@@ -252,7 +252,7 @@ nouveau_hw_fix_bad_vpll(struct drm_device *dev, int head)
|
|
|
*/
|
|
|
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
|
- struct nvif_device *device = &drm->device;
|
|
|
+ struct nvif_device *device = &drm->client.device;
|
|
|
struct nvkm_clk *clk = nvxx_clk(device);
|
|
|
struct nvkm_bios *bios = nvxx_bios(device);
|
|
|
struct nvbios_pll pll_lim;
|
|
@@ -391,21 +391,21 @@ nv_save_state_ramdac(struct drm_device *dev, int head,
|
|
|
struct nv04_crtc_reg *regp = &state->crtc_reg[head];
|
|
|
int i;
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
|
|
|
regp->nv10_cursync = NVReadRAMDAC(dev, head, NV_RAMDAC_NV10_CURSYNC);
|
|
|
|
|
|
nouveau_hw_get_pllvals(dev, head ? PLL_VPLL1 : PLL_VPLL0, ®p->pllvals);
|
|
|
state->pllsel = NVReadRAMDAC(dev, 0, NV_PRAMDAC_PLL_COEFF_SELECT);
|
|
|
if (nv_two_heads(dev))
|
|
|
state->sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK);
|
|
|
- if (drm->device.info.chipset == 0x11)
|
|
|
+ if (drm->client.device.info.chipset == 0x11)
|
|
|
regp->dither = NVReadRAMDAC(dev, head, NV_RAMDAC_DITHER_NV11);
|
|
|
|
|
|
regp->ramdac_gen_ctrl = NVReadRAMDAC(dev, head, NV_PRAMDAC_GENERAL_CONTROL);
|
|
|
|
|
|
if (nv_gf4_disp_arch(dev))
|
|
|
regp->ramdac_630 = NVReadRAMDAC(dev, head, NV_PRAMDAC_630);
|
|
|
- if (drm->device.info.chipset >= 0x30)
|
|
|
+ if (drm->client.device.info.chipset >= 0x30)
|
|
|
regp->ramdac_634 = NVReadRAMDAC(dev, head, NV_PRAMDAC_634);
|
|
|
|
|
|
regp->tv_setup = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_SETUP);
|
|
@@ -447,7 +447,7 @@ nv_save_state_ramdac(struct drm_device *dev, int head,
|
|
|
if (nv_gf4_disp_arch(dev))
|
|
|
regp->ramdac_8c0 = NVReadRAMDAC(dev, head, NV_PRAMDAC_8C0);
|
|
|
|
|
|
- if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE) {
|
|
|
+ if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
|
|
|
regp->ramdac_a20 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A20);
|
|
|
regp->ramdac_a24 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A24);
|
|
|
regp->ramdac_a34 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A34);
|
|
@@ -463,26 +463,26 @@ nv_load_state_ramdac(struct drm_device *dev, int head,
|
|
|
struct nv04_mode_state *state)
|
|
|
{
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
|
- struct nvkm_clk *clk = nvxx_clk(&drm->device);
|
|
|
+ struct nvkm_clk *clk = nvxx_clk(&drm->client.device);
|
|
|
struct nv04_crtc_reg *regp = &state->crtc_reg[head];
|
|
|
uint32_t pllreg = head ? NV_RAMDAC_VPLL2 : NV_PRAMDAC_VPLL_COEFF;
|
|
|
int i;
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
|
|
|
NVWriteRAMDAC(dev, head, NV_RAMDAC_NV10_CURSYNC, regp->nv10_cursync);
|
|
|
|
|
|
clk->pll_prog(clk, pllreg, ®p->pllvals);
|
|
|
NVWriteRAMDAC(dev, 0, NV_PRAMDAC_PLL_COEFF_SELECT, state->pllsel);
|
|
|
if (nv_two_heads(dev))
|
|
|
NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, state->sel_clk);
|
|
|
- if (drm->device.info.chipset == 0x11)
|
|
|
+ if (drm->client.device.info.chipset == 0x11)
|
|
|
NVWriteRAMDAC(dev, head, NV_RAMDAC_DITHER_NV11, regp->dither);
|
|
|
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_GENERAL_CONTROL, regp->ramdac_gen_ctrl);
|
|
|
|
|
|
if (nv_gf4_disp_arch(dev))
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_630, regp->ramdac_630);
|
|
|
- if (drm->device.info.chipset >= 0x30)
|
|
|
+ if (drm->client.device.info.chipset >= 0x30)
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_634, regp->ramdac_634);
|
|
|
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_SETUP, regp->tv_setup);
|
|
@@ -519,7 +519,7 @@ nv_load_state_ramdac(struct drm_device *dev, int head,
|
|
|
if (nv_gf4_disp_arch(dev))
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_8C0, regp->ramdac_8c0);
|
|
|
|
|
|
- if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE) {
|
|
|
+ if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_A20, regp->ramdac_a20);
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_A24, regp->ramdac_a24);
|
|
|
NVWriteRAMDAC(dev, head, NV_PRAMDAC_A34, regp->ramdac_a34);
|
|
@@ -600,10 +600,10 @@ nv_save_state_ext(struct drm_device *dev, int head,
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_FFLWM__INDEX);
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_21);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_47);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
rd_cio_state(dev, head, regp, 0x9f);
|
|
|
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_49);
|
|
@@ -612,14 +612,14 @@ nv_save_state_ext(struct drm_device *dev, int head,
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR2_INDEX);
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_ILACE__INDEX);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
regp->crtc_830 = NVReadCRTC(dev, head, NV_PCRTC_830);
|
|
|
regp->crtc_834 = NVReadCRTC(dev, head, NV_PCRTC_834);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
regp->gpio_ext = NVReadCRTC(dev, head, NV_PCRTC_GPIO_EXT);
|
|
|
|
|
|
- if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE)
|
|
|
+ if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
|
|
|
regp->crtc_850 = NVReadCRTC(dev, head, NV_PCRTC_850);
|
|
|
|
|
|
if (nv_two_heads(dev))
|
|
@@ -631,7 +631,7 @@ nv_save_state_ext(struct drm_device *dev, int head,
|
|
|
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH3__INDEX);
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH4__INDEX);
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_EBR_INDEX);
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_CSB);
|
|
|
rd_cio_state(dev, head, regp, NV_CIO_CRE_4B);
|
|
@@ -660,12 +660,12 @@ nv_load_state_ext(struct drm_device *dev, int head,
|
|
|
struct nv04_mode_state *state)
|
|
|
{
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
|
- struct nvif_object *device = &drm->device.object;
|
|
|
+ struct nvif_object *device = &drm->client.device.object;
|
|
|
struct nv04_crtc_reg *regp = &state->crtc_reg[head];
|
|
|
uint32_t reg900;
|
|
|
int i;
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
if (nv_two_heads(dev))
|
|
|
/* setting ENGINE_CTRL (EC) *must* come before
|
|
|
* CIO_CRE_LCD, as writing CRE_LCD sets bits 16 & 17 in
|
|
@@ -677,20 +677,20 @@ nv_load_state_ext(struct drm_device *dev, int head,
|
|
|
nvif_wr32(device, NV_PVIDEO_INTR_EN, 0);
|
|
|
nvif_wr32(device, NV_PVIDEO_OFFSET_BUFF(0), 0);
|
|
|
nvif_wr32(device, NV_PVIDEO_OFFSET_BUFF(1), 0);
|
|
|
- nvif_wr32(device, NV_PVIDEO_LIMIT(0), drm->device.info.ram_size - 1);
|
|
|
- nvif_wr32(device, NV_PVIDEO_LIMIT(1), drm->device.info.ram_size - 1);
|
|
|
- nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(0), drm->device.info.ram_size - 1);
|
|
|
- nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(1), drm->device.info.ram_size - 1);
|
|
|
+ nvif_wr32(device, NV_PVIDEO_LIMIT(0), drm->client.device.info.ram_size - 1);
|
|
|
+ nvif_wr32(device, NV_PVIDEO_LIMIT(1), drm->client.device.info.ram_size - 1);
|
|
|
+ nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(0), drm->client.device.info.ram_size - 1);
|
|
|
+ nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(1), drm->client.device.info.ram_size - 1);
|
|
|
nvif_wr32(device, NV_PBUS_POWERCTRL_2, 0);
|
|
|
|
|
|
NVWriteCRTC(dev, head, NV_PCRTC_CURSOR_CONFIG, regp->cursor_cfg);
|
|
|
NVWriteCRTC(dev, head, NV_PCRTC_830, regp->crtc_830);
|
|
|
NVWriteCRTC(dev, head, NV_PCRTC_834, regp->crtc_834);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
NVWriteCRTC(dev, head, NV_PCRTC_GPIO_EXT, regp->gpio_ext);
|
|
|
|
|
|
- if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE) {
|
|
|
+ if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
|
|
|
NVWriteCRTC(dev, head, NV_PCRTC_850, regp->crtc_850);
|
|
|
|
|
|
reg900 = NVReadRAMDAC(dev, head, NV_PRAMDAC_900);
|
|
@@ -713,23 +713,23 @@ nv_load_state_ext(struct drm_device *dev, int head,
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_FF_INDEX);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_FFLWM__INDEX);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_47);
|
|
|
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
|
|
|
wr_cio_state(dev, head, regp, 0x9f);
|
|
|
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_49);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR0_INDEX);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR1_INDEX);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR2_INDEX);
|
|
|
- if (drm->device.info.family == NV_DEVICE_INFO_V0_CURIE)
|
|
|
+ if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
|
|
|
nv_fix_nv40_hw_cursor(dev, head);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_ILACE__INDEX);
|
|
|
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH3__INDEX);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH4__INDEX);
|
|
|
- if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
+ if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_EBR_INDEX);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_CSB);
|
|
|
wr_cio_state(dev, head, regp, NV_CIO_CRE_4B);
|
|
@@ -737,14 +737,14 @@ nv_load_state_ext(struct drm_device *dev, int head,
|
|
|
}
|
|
|
/* NV11 and NV20 stop at 0x52. */
|
|
|
if (nv_gf4_disp_arch(dev)) {
|
|
|
- if (drm->device.info.family < NV_DEVICE_INFO_V0_KELVIN) {
|
|
|
+ if (drm->client.device.info.family < NV_DEVICE_INFO_V0_KELVIN) {
|
|
|
/* Not waiting for vertical retrace before modifying
|
|
|
CRE_53/CRE_54 causes lockups. */
|
|
|
- nvif_msec(&drm->device, 650,
|
|
|
+ nvif_msec(&drm->client.device, 650,
|
|
|
if ( (nvif_rd32(device, NV_PRMCIO_INP0__COLOR) & 8))
|
|
|
break;
|
|
|
);
|
|
|
- nvif_msec(&drm->device, 650,
|
|
|
+ nvif_msec(&drm->client.device, 650,
|
|
|
if (!(nvif_rd32(device, NV_PRMCIO_INP0__COLOR) & 8))
|
|
|
break;
|
|
|
);
|
|
@@ -770,7 +770,7 @@ static void
|
|
|
nv_save_state_palette(struct drm_device *dev, int head,
|
|
|
struct nv04_mode_state *state)
|
|
|
{
|
|
|
- struct nvif_object *device = &nouveau_drm(dev)->device.object;
|
|
|
+ struct nvif_object *device = &nouveau_drm(dev)->client.device.object;
|
|
|
int head_offset = head * NV_PRMDIO_SIZE, i;
|
|
|
|
|
|
nvif_wr08(device, NV_PRMDIO_PIXEL_MASK + head_offset,
|
|
@@ -789,7 +789,7 @@ void
|
|
|
nouveau_hw_load_state_palette(struct drm_device *dev, int head,
|
|
|
struct nv04_mode_state *state)
|
|
|
{
|
|
|
- struct nvif_object *device = &nouveau_drm(dev)->device.object;
|
|
|
+ struct nvif_object *device = &nouveau_drm(dev)->client.device.object;
|
|
|
int head_offset = head * NV_PRMDIO_SIZE, i;
|
|
|
|
|
|
nvif_wr08(device, NV_PRMDIO_PIXEL_MASK + head_offset,
|
|
@@ -809,7 +809,7 @@ void nouveau_hw_save_state(struct drm_device *dev, int head,
|
|
|
{
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
|
|
|
|
- if (drm->device.info.chipset == 0x11)
|
|
|
+ if (drm->client.device.info.chipset == 0x11)
|
|
|
/* NB: no attempt is made to restore the bad pll later on */
|
|
|
nouveau_hw_fix_bad_vpll(dev, head);
|
|
|
nv_save_state_ramdac(dev, head, state);
|