|
@@ -408,10 +408,20 @@ static const u32 gen7_render_regs[] = {
|
|
REG64(PS_INVOCATION_COUNT),
|
|
REG64(PS_INVOCATION_COUNT),
|
|
REG64(PS_DEPTH_COUNT),
|
|
REG64(PS_DEPTH_COUNT),
|
|
OACONTROL, /* Only allowed for LRI and SRM. See below. */
|
|
OACONTROL, /* Only allowed for LRI and SRM. See below. */
|
|
|
|
+ GEN7_3DPRIM_END_OFFSET,
|
|
|
|
+ GEN7_3DPRIM_START_VERTEX,
|
|
|
|
+ GEN7_3DPRIM_VERTEX_COUNT,
|
|
|
|
+ GEN7_3DPRIM_INSTANCE_COUNT,
|
|
|
|
+ GEN7_3DPRIM_START_INSTANCE,
|
|
|
|
+ GEN7_3DPRIM_BASE_VERTEX,
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(0)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(0)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(1)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(1)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(2)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(2)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(3)),
|
|
REG64(GEN7_SO_NUM_PRIMS_WRITTEN(3)),
|
|
|
|
+ REG64(GEN7_SO_PRIM_STORAGE_NEEDED(0)),
|
|
|
|
+ REG64(GEN7_SO_PRIM_STORAGE_NEEDED(1)),
|
|
|
|
+ REG64(GEN7_SO_PRIM_STORAGE_NEEDED(2)),
|
|
|
|
+ REG64(GEN7_SO_PRIM_STORAGE_NEEDED(3)),
|
|
GEN7_SO_WRITE_OFFSET(0),
|
|
GEN7_SO_WRITE_OFFSET(0),
|
|
GEN7_SO_WRITE_OFFSET(1),
|
|
GEN7_SO_WRITE_OFFSET(1),
|
|
GEN7_SO_WRITE_OFFSET(2),
|
|
GEN7_SO_WRITE_OFFSET(2),
|