|
@@ -35,6 +35,12 @@ static void __init ssb_select_mitigation(void);
|
|
|
*/
|
|
|
static u64 __ro_after_init x86_spec_ctrl_base;
|
|
|
|
|
|
+/*
|
|
|
+ * The vendor and possibly platform specific bits which can be modified in
|
|
|
+ * x86_spec_ctrl_base.
|
|
|
+ */
|
|
|
+static u64 __ro_after_init x86_spec_ctrl_mask = ~SPEC_CTRL_IBRS;
|
|
|
+
|
|
|
void __init check_bugs(void)
|
|
|
{
|
|
|
identify_boot_cpu();
|
|
@@ -117,7 +123,7 @@ static enum spectre_v2_mitigation spectre_v2_enabled = SPECTRE_V2_NONE;
|
|
|
|
|
|
void x86_spec_ctrl_set(u64 val)
|
|
|
{
|
|
|
- if (val & ~(SPEC_CTRL_IBRS | SPEC_CTRL_RDS))
|
|
|
+ if (val & x86_spec_ctrl_mask)
|
|
|
WARN_ONCE(1, "SPEC_CTRL MSR value 0x%16llx is unknown.\n", val);
|
|
|
else
|
|
|
wrmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_base | val);
|
|
@@ -459,6 +465,7 @@ static enum ssb_mitigation_cmd __init __ssb_select_mitigation(void)
|
|
|
switch (boot_cpu_data.x86_vendor) {
|
|
|
case X86_VENDOR_INTEL:
|
|
|
x86_spec_ctrl_base |= SPEC_CTRL_RDS;
|
|
|
+ x86_spec_ctrl_mask &= ~SPEC_CTRL_RDS;
|
|
|
x86_spec_ctrl_set(SPEC_CTRL_RDS);
|
|
|
break;
|
|
|
case X86_VENDOR_AMD:
|
|
@@ -482,7 +489,7 @@ static void ssb_select_mitigation()
|
|
|
void x86_spec_ctrl_setup_ap(void)
|
|
|
{
|
|
|
if (boot_cpu_has(X86_FEATURE_IBRS))
|
|
|
- x86_spec_ctrl_set(x86_spec_ctrl_base & (SPEC_CTRL_IBRS | SPEC_CTRL_RDS));
|
|
|
+ x86_spec_ctrl_set(x86_spec_ctrl_base & ~x86_spec_ctrl_mask);
|
|
|
}
|
|
|
|
|
|
#ifdef CONFIG_SYSFS
|