|
@@ -384,10 +384,10 @@ static struct rockchip_clk_branch rk3368_clk_branches[] __initdata = {
|
|
|
* Clock-Architecture Diagram 3
|
|
|
*/
|
|
|
|
|
|
- COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb_p, 0,
|
|
|
+ COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
|
|
|
RK3368_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS,
|
|
|
RK3368_CLKGATE_CON(4), 6, GFLAGS),
|
|
|
- COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb_p, 0,
|
|
|
+ COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
|
|
|
RK3368_CLKSEL_CON(15), 14, 2, MFLAGS, 8, 5, DFLAGS,
|
|
|
RK3368_CLKGATE_CON(4), 7, GFLAGS),
|
|
|
|