|
@@ -41,6 +41,7 @@ struct rk_gmac_ops {
|
|
void (*set_to_rmii)(struct rk_priv_data *bsp_priv);
|
|
void (*set_to_rmii)(struct rk_priv_data *bsp_priv);
|
|
void (*set_rgmii_speed)(struct rk_priv_data *bsp_priv, int speed);
|
|
void (*set_rgmii_speed)(struct rk_priv_data *bsp_priv, int speed);
|
|
void (*set_rmii_speed)(struct rk_priv_data *bsp_priv, int speed);
|
|
void (*set_rmii_speed)(struct rk_priv_data *bsp_priv, int speed);
|
|
|
|
+ void (*integrated_phy_powerup)(struct rk_priv_data *bsp_priv);
|
|
};
|
|
};
|
|
|
|
|
|
struct rk_priv_data {
|
|
struct rk_priv_data {
|
|
@@ -52,6 +53,7 @@ struct rk_priv_data {
|
|
|
|
|
|
bool clk_enabled;
|
|
bool clk_enabled;
|
|
bool clock_input;
|
|
bool clock_input;
|
|
|
|
+ bool integrated_phy;
|
|
|
|
|
|
struct clk *clk_mac;
|
|
struct clk *clk_mac;
|
|
struct clk *gmac_clkin;
|
|
struct clk *gmac_clkin;
|
|
@@ -61,6 +63,9 @@ struct rk_priv_data {
|
|
struct clk *clk_mac_refout;
|
|
struct clk *clk_mac_refout;
|
|
struct clk *aclk_mac;
|
|
struct clk *aclk_mac;
|
|
struct clk *pclk_mac;
|
|
struct clk *pclk_mac;
|
|
|
|
+ struct clk *clk_phy;
|
|
|
|
+
|
|
|
|
+ struct reset_control *phy_reset;
|
|
|
|
|
|
int tx_delay;
|
|
int tx_delay;
|
|
int rx_delay;
|
|
int rx_delay;
|
|
@@ -81,6 +86,8 @@ struct rk_priv_data {
|
|
#define RK3228_GRF_MAC_CON0 0x0900
|
|
#define RK3228_GRF_MAC_CON0 0x0900
|
|
#define RK3228_GRF_MAC_CON1 0x0904
|
|
#define RK3228_GRF_MAC_CON1 0x0904
|
|
|
|
|
|
|
|
+#define RK3228_GRF_CON_MUX 0x50
|
|
|
|
+
|
|
/* RK3228_GRF_MAC_CON0 */
|
|
/* RK3228_GRF_MAC_CON0 */
|
|
#define RK3228_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
|
|
#define RK3228_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
|
|
#define RK3228_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
|
|
#define RK3228_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
|
|
@@ -106,6 +113,9 @@ struct rk_priv_data {
|
|
#define RK3228_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
|
|
#define RK3228_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
|
|
#define RK3228_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
|
|
#define RK3228_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
|
|
|
|
|
|
|
|
+/* RK3228_GRF_COM_MUX */
|
|
|
|
+#define RK3228_GRF_CON_MUX_GMAC_INTEGRATED_PHY GRF_BIT(15)
|
|
|
|
+
|
|
static void rk3228_set_to_rgmii(struct rk_priv_data *bsp_priv,
|
|
static void rk3228_set_to_rgmii(struct rk_priv_data *bsp_priv,
|
|
int tx_delay, int rx_delay)
|
|
int tx_delay, int rx_delay)
|
|
{
|
|
{
|
|
@@ -186,11 +196,18 @@ static void rk3228_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
|
|
dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
|
|
dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+static void rk3228_integrated_phy_powerup(struct rk_priv_data *priv)
|
|
|
|
+{
|
|
|
|
+ regmap_write(priv->grf, RK3228_GRF_CON_MUX,
|
|
|
|
+ RK3228_GRF_CON_MUX_GMAC_INTEGRATED_PHY);
|
|
|
|
+}
|
|
|
|
+
|
|
static const struct rk_gmac_ops rk3228_ops = {
|
|
static const struct rk_gmac_ops rk3228_ops = {
|
|
.set_to_rgmii = rk3228_set_to_rgmii,
|
|
.set_to_rgmii = rk3228_set_to_rgmii,
|
|
.set_to_rmii = rk3228_set_to_rmii,
|
|
.set_to_rmii = rk3228_set_to_rmii,
|
|
.set_rgmii_speed = rk3228_set_rgmii_speed,
|
|
.set_rgmii_speed = rk3228_set_rgmii_speed,
|
|
.set_rmii_speed = rk3228_set_rmii_speed,
|
|
.set_rmii_speed = rk3228_set_rmii_speed,
|
|
|
|
+ .integrated_phy_powerup = rk3228_integrated_phy_powerup,
|
|
};
|
|
};
|
|
|
|
|
|
#define RK3288_GRF_SOC_CON1 0x0248
|
|
#define RK3288_GRF_SOC_CON1 0x0248
|
|
@@ -306,6 +323,8 @@ static const struct rk_gmac_ops rk3288_ops = {
|
|
|
|
|
|
#define RK3328_GRF_MAC_CON0 0x0900
|
|
#define RK3328_GRF_MAC_CON0 0x0900
|
|
#define RK3328_GRF_MAC_CON1 0x0904
|
|
#define RK3328_GRF_MAC_CON1 0x0904
|
|
|
|
+#define RK3328_GRF_MAC_CON2 0x0908
|
|
|
|
+#define RK3328_GRF_MACPHY_CON1 0xb04
|
|
|
|
|
|
/* RK3328_GRF_MAC_CON0 */
|
|
/* RK3328_GRF_MAC_CON0 */
|
|
#define RK3328_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
|
|
#define RK3328_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
|
|
@@ -332,6 +351,9 @@ static const struct rk_gmac_ops rk3288_ops = {
|
|
#define RK3328_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
|
|
#define RK3328_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
|
|
#define RK3328_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(0)
|
|
#define RK3328_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(0)
|
|
|
|
|
|
|
|
+/* RK3328_GRF_MACPHY_CON1 */
|
|
|
|
+#define RK3328_MACPHY_RMII_MODE GRF_BIT(9)
|
|
|
|
+
|
|
static void rk3328_set_to_rgmii(struct rk_priv_data *bsp_priv,
|
|
static void rk3328_set_to_rgmii(struct rk_priv_data *bsp_priv,
|
|
int tx_delay, int rx_delay)
|
|
int tx_delay, int rx_delay)
|
|
{
|
|
{
|
|
@@ -356,18 +378,19 @@ static void rk3328_set_to_rgmii(struct rk_priv_data *bsp_priv,
|
|
static void rk3328_set_to_rmii(struct rk_priv_data *bsp_priv)
|
|
static void rk3328_set_to_rmii(struct rk_priv_data *bsp_priv)
|
|
{
|
|
{
|
|
struct device *dev = &bsp_priv->pdev->dev;
|
|
struct device *dev = &bsp_priv->pdev->dev;
|
|
|
|
+ unsigned int reg;
|
|
|
|
|
|
if (IS_ERR(bsp_priv->grf)) {
|
|
if (IS_ERR(bsp_priv->grf)) {
|
|
dev_err(dev, "Missing rockchip,grf property\n");
|
|
dev_err(dev, "Missing rockchip,grf property\n");
|
|
return;
|
|
return;
|
|
}
|
|
}
|
|
|
|
|
|
- regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
|
|
|
|
|
|
+ reg = bsp_priv->integrated_phy ? RK3328_GRF_MAC_CON2 :
|
|
|
|
+ RK3328_GRF_MAC_CON1;
|
|
|
|
+
|
|
|
|
+ regmap_write(bsp_priv->grf, reg,
|
|
RK3328_GMAC_PHY_INTF_SEL_RMII |
|
|
RK3328_GMAC_PHY_INTF_SEL_RMII |
|
|
RK3328_GMAC_RMII_MODE);
|
|
RK3328_GMAC_RMII_MODE);
|
|
-
|
|
|
|
- /* set MAC to RMII mode */
|
|
|
|
- regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1, GRF_BIT(11));
|
|
|
|
}
|
|
}
|
|
|
|
|
|
static void rk3328_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
|
|
static void rk3328_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
|
|
@@ -395,29 +418,40 @@ static void rk3328_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
|
|
static void rk3328_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
|
|
static void rk3328_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
|
|
{
|
|
{
|
|
struct device *dev = &bsp_priv->pdev->dev;
|
|
struct device *dev = &bsp_priv->pdev->dev;
|
|
|
|
+ unsigned int reg;
|
|
|
|
|
|
if (IS_ERR(bsp_priv->grf)) {
|
|
if (IS_ERR(bsp_priv->grf)) {
|
|
dev_err(dev, "Missing rockchip,grf property\n");
|
|
dev_err(dev, "Missing rockchip,grf property\n");
|
|
return;
|
|
return;
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+ reg = bsp_priv->integrated_phy ? RK3328_GRF_MAC_CON2 :
|
|
|
|
+ RK3328_GRF_MAC_CON1;
|
|
|
|
+
|
|
if (speed == 10)
|
|
if (speed == 10)
|
|
- regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
|
|
|
|
|
|
+ regmap_write(bsp_priv->grf, reg,
|
|
RK3328_GMAC_RMII_CLK_2_5M |
|
|
RK3328_GMAC_RMII_CLK_2_5M |
|
|
RK3328_GMAC_SPEED_10M);
|
|
RK3328_GMAC_SPEED_10M);
|
|
else if (speed == 100)
|
|
else if (speed == 100)
|
|
- regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
|
|
|
|
|
|
+ regmap_write(bsp_priv->grf, reg,
|
|
RK3328_GMAC_RMII_CLK_25M |
|
|
RK3328_GMAC_RMII_CLK_25M |
|
|
RK3328_GMAC_SPEED_100M);
|
|
RK3328_GMAC_SPEED_100M);
|
|
else
|
|
else
|
|
dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
|
|
dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+static void rk3328_integrated_phy_powerup(struct rk_priv_data *priv)
|
|
|
|
+{
|
|
|
|
+ regmap_write(priv->grf, RK3328_GRF_MACPHY_CON1,
|
|
|
|
+ RK3328_MACPHY_RMII_MODE);
|
|
|
|
+}
|
|
|
|
+
|
|
static const struct rk_gmac_ops rk3328_ops = {
|
|
static const struct rk_gmac_ops rk3328_ops = {
|
|
.set_to_rgmii = rk3328_set_to_rgmii,
|
|
.set_to_rgmii = rk3328_set_to_rgmii,
|
|
.set_to_rmii = rk3328_set_to_rmii,
|
|
.set_to_rmii = rk3328_set_to_rmii,
|
|
.set_rgmii_speed = rk3328_set_rgmii_speed,
|
|
.set_rgmii_speed = rk3328_set_rgmii_speed,
|
|
.set_rmii_speed = rk3328_set_rmii_speed,
|
|
.set_rmii_speed = rk3328_set_rmii_speed,
|
|
|
|
+ .integrated_phy_powerup = rk3328_integrated_phy_powerup,
|
|
};
|
|
};
|
|
|
|
|
|
#define RK3366_GRF_SOC_CON6 0x0418
|
|
#define RK3366_GRF_SOC_CON6 0x0418
|
|
@@ -753,9 +787,55 @@ static const struct rk_gmac_ops rk3399_ops = {
|
|
.set_rmii_speed = rk3399_set_rmii_speed,
|
|
.set_rmii_speed = rk3399_set_rmii_speed,
|
|
};
|
|
};
|
|
|
|
|
|
-static int gmac_clk_init(struct rk_priv_data *bsp_priv)
|
|
|
|
|
|
+#define RK_GRF_MACPHY_CON0 0xb00
|
|
|
|
+#define RK_GRF_MACPHY_CON1 0xb04
|
|
|
|
+#define RK_GRF_MACPHY_CON2 0xb08
|
|
|
|
+#define RK_GRF_MACPHY_CON3 0xb0c
|
|
|
|
+
|
|
|
|
+#define RK_MACPHY_ENABLE GRF_BIT(0)
|
|
|
|
+#define RK_MACPHY_DISABLE GRF_CLR_BIT(0)
|
|
|
|
+#define RK_MACPHY_CFG_CLK_50M GRF_BIT(14)
|
|
|
|
+#define RK_GMAC2PHY_RMII_MODE (GRF_BIT(6) | GRF_CLR_BIT(7))
|
|
|
|
+#define RK_GRF_CON2_MACPHY_ID HIWORD_UPDATE(0x1234, 0xffff, 0)
|
|
|
|
+#define RK_GRF_CON3_MACPHY_ID HIWORD_UPDATE(0x35, 0x3f, 0)
|
|
|
|
+
|
|
|
|
+static void rk_gmac_integrated_phy_powerup(struct rk_priv_data *priv)
|
|
{
|
|
{
|
|
|
|
+ if (priv->ops->integrated_phy_powerup)
|
|
|
|
+ priv->ops->integrated_phy_powerup(priv);
|
|
|
|
+
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_CFG_CLK_50M);
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_GMAC2PHY_RMII_MODE);
|
|
|
|
+
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON2, RK_GRF_CON2_MACPHY_ID);
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON3, RK_GRF_CON3_MACPHY_ID);
|
|
|
|
+
|
|
|
|
+ if (priv->phy_reset) {
|
|
|
|
+ /* PHY needs to be disabled before trying to reset it */
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_DISABLE);
|
|
|
|
+ if (priv->phy_reset)
|
|
|
|
+ reset_control_assert(priv->phy_reset);
|
|
|
|
+ usleep_range(10, 20);
|
|
|
|
+ if (priv->phy_reset)
|
|
|
|
+ reset_control_deassert(priv->phy_reset);
|
|
|
|
+ usleep_range(10, 20);
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_ENABLE);
|
|
|
|
+ msleep(30);
|
|
|
|
+ }
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static void rk_gmac_integrated_phy_powerdown(struct rk_priv_data *priv)
|
|
|
|
+{
|
|
|
|
+ regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_DISABLE);
|
|
|
|
+ if (priv->phy_reset)
|
|
|
|
+ reset_control_assert(priv->phy_reset);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static int rk_gmac_clk_init(struct plat_stmmacenet_data *plat)
|
|
|
|
+{
|
|
|
|
+ struct rk_priv_data *bsp_priv = plat->bsp_priv;
|
|
struct device *dev = &bsp_priv->pdev->dev;
|
|
struct device *dev = &bsp_priv->pdev->dev;
|
|
|
|
+ int ret;
|
|
|
|
|
|
bsp_priv->clk_enabled = false;
|
|
bsp_priv->clk_enabled = false;
|
|
|
|
|
|
@@ -806,6 +886,16 @@ static int gmac_clk_init(struct rk_priv_data *bsp_priv)
|
|
clk_set_rate(bsp_priv->clk_mac, 50000000);
|
|
clk_set_rate(bsp_priv->clk_mac, 50000000);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+ if (plat->phy_node && bsp_priv->integrated_phy) {
|
|
|
|
+ bsp_priv->clk_phy = of_clk_get(plat->phy_node, 0);
|
|
|
|
+ if (IS_ERR(bsp_priv->clk_phy)) {
|
|
|
|
+ ret = PTR_ERR(bsp_priv->clk_phy);
|
|
|
|
+ dev_err(dev, "Cannot get PHY clock: %d\n", ret);
|
|
|
|
+ return -EINVAL;
|
|
|
|
+ }
|
|
|
|
+ clk_set_rate(bsp_priv->clk_phy, 50000000);
|
|
|
|
+ }
|
|
|
|
+
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -829,6 +919,9 @@ static int gmac_clk_enable(struct rk_priv_data *bsp_priv, bool enable)
|
|
bsp_priv->clk_mac_refout);
|
|
bsp_priv->clk_mac_refout);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+ if (!IS_ERR(bsp_priv->clk_phy))
|
|
|
|
+ clk_prepare_enable(bsp_priv->clk_phy);
|
|
|
|
+
|
|
if (!IS_ERR(bsp_priv->aclk_mac))
|
|
if (!IS_ERR(bsp_priv->aclk_mac))
|
|
clk_prepare_enable(bsp_priv->aclk_mac);
|
|
clk_prepare_enable(bsp_priv->aclk_mac);
|
|
|
|
|
|
@@ -861,6 +954,9 @@ static int gmac_clk_enable(struct rk_priv_data *bsp_priv, bool enable)
|
|
bsp_priv->clk_mac_refout);
|
|
bsp_priv->clk_mac_refout);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+ if (!IS_ERR(bsp_priv->clk_phy))
|
|
|
|
+ clk_disable_unprepare(bsp_priv->clk_phy);
|
|
|
|
+
|
|
if (!IS_ERR(bsp_priv->aclk_mac))
|
|
if (!IS_ERR(bsp_priv->aclk_mac))
|
|
clk_disable_unprepare(bsp_priv->aclk_mac);
|
|
clk_disable_unprepare(bsp_priv->aclk_mac);
|
|
|
|
|
|
@@ -905,6 +1001,7 @@ static int phy_power_on(struct rk_priv_data *bsp_priv, bool enable)
|
|
}
|
|
}
|
|
|
|
|
|
static struct rk_priv_data *rk_gmac_setup(struct platform_device *pdev,
|
|
static struct rk_priv_data *rk_gmac_setup(struct platform_device *pdev,
|
|
|
|
+ struct plat_stmmacenet_data *plat,
|
|
const struct rk_gmac_ops *ops)
|
|
const struct rk_gmac_ops *ops)
|
|
{
|
|
{
|
|
struct rk_priv_data *bsp_priv;
|
|
struct rk_priv_data *bsp_priv;
|
|
@@ -967,9 +1064,22 @@ static struct rk_priv_data *rk_gmac_setup(struct platform_device *pdev,
|
|
|
|
|
|
bsp_priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
bsp_priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
"rockchip,grf");
|
|
"rockchip,grf");
|
|
- bsp_priv->pdev = pdev;
|
|
|
|
|
|
|
|
- gmac_clk_init(bsp_priv);
|
|
|
|
|
|
+ if (plat->phy_node) {
|
|
|
|
+ bsp_priv->integrated_phy = of_property_read_bool(plat->phy_node,
|
|
|
|
+ "phy-is-integrated");
|
|
|
|
+ if (bsp_priv->integrated_phy) {
|
|
|
|
+ bsp_priv->phy_reset = of_reset_control_get(plat->phy_node, NULL);
|
|
|
|
+ if (IS_ERR(bsp_priv->phy_reset)) {
|
|
|
|
+ dev_err(&pdev->dev, "No PHY reset control found.\n");
|
|
|
|
+ bsp_priv->phy_reset = NULL;
|
|
|
|
+ }
|
|
|
|
+ }
|
|
|
|
+ }
|
|
|
|
+ dev_info(dev, "integrated PHY? (%s).\n",
|
|
|
|
+ bsp_priv->integrated_phy ? "yes" : "no");
|
|
|
|
+
|
|
|
|
+ bsp_priv->pdev = pdev;
|
|
|
|
|
|
return bsp_priv;
|
|
return bsp_priv;
|
|
}
|
|
}
|
|
@@ -1017,6 +1127,9 @@ static int rk_gmac_powerup(struct rk_priv_data *bsp_priv)
|
|
pm_runtime_enable(dev);
|
|
pm_runtime_enable(dev);
|
|
pm_runtime_get_sync(dev);
|
|
pm_runtime_get_sync(dev);
|
|
|
|
|
|
|
|
+ if (bsp_priv->integrated_phy)
|
|
|
|
+ rk_gmac_integrated_phy_powerup(bsp_priv);
|
|
|
|
+
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -1024,6 +1137,9 @@ static void rk_gmac_powerdown(struct rk_priv_data *gmac)
|
|
{
|
|
{
|
|
struct device *dev = &gmac->pdev->dev;
|
|
struct device *dev = &gmac->pdev->dev;
|
|
|
|
|
|
|
|
+ if (gmac->integrated_phy)
|
|
|
|
+ rk_gmac_integrated_phy_powerdown(gmac);
|
|
|
|
+
|
|
pm_runtime_put_sync(dev);
|
|
pm_runtime_put_sync(dev);
|
|
pm_runtime_disable(dev);
|
|
pm_runtime_disable(dev);
|
|
|
|
|
|
@@ -1075,12 +1191,16 @@ static int rk_gmac_probe(struct platform_device *pdev)
|
|
plat_dat->has_gmac = true;
|
|
plat_dat->has_gmac = true;
|
|
plat_dat->fix_mac_speed = rk_fix_speed;
|
|
plat_dat->fix_mac_speed = rk_fix_speed;
|
|
|
|
|
|
- plat_dat->bsp_priv = rk_gmac_setup(pdev, data);
|
|
|
|
|
|
+ plat_dat->bsp_priv = rk_gmac_setup(pdev, plat_dat, data);
|
|
if (IS_ERR(plat_dat->bsp_priv)) {
|
|
if (IS_ERR(plat_dat->bsp_priv)) {
|
|
ret = PTR_ERR(plat_dat->bsp_priv);
|
|
ret = PTR_ERR(plat_dat->bsp_priv);
|
|
goto err_remove_config_dt;
|
|
goto err_remove_config_dt;
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+ ret = rk_gmac_clk_init(plat_dat);
|
|
|
|
+ if (ret)
|
|
|
|
+ return ret;
|
|
|
|
+
|
|
ret = rk_gmac_powerup(plat_dat->bsp_priv);
|
|
ret = rk_gmac_powerup(plat_dat->bsp_priv);
|
|
if (ret)
|
|
if (ret)
|
|
goto err_remove_config_dt;
|
|
goto err_remove_config_dt;
|