浏览代码

clk: sunxi-ng: h3: Fix audio clock divider offset

The code had a typo and got the wrong offset for the hardcoded divider, fix
that.

Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Reported-by: Jean-Francois Moine <moinejf@free.fr>
Reported-by: Chen-Yu Tsai <wens@csie.org>
Signed-off-by: Michael Turquette <mturquette@baylibre.com>
Link: lkml.kernel.org/r/20160711203448.18062-1-maxime.ripard@free-electrons.com
Maxime Ripard 9 年之前
父节点
当前提交
0bd8fa2608
共有 1 个文件被更改,包括 2 次插入2 次删除
  1. 2 2
      drivers/clk/sunxi-ng/ccu-sun8i-h3.c

+ 2 - 2
drivers/clk/sunxi-ng/ccu-sun8i-h3.c

@@ -817,8 +817,8 @@ static void __init sun8i_h3_ccu_setup(struct device_node *node)
 
 
 	/* Force the PLL-Audio-1x divider to 4 */
 	/* Force the PLL-Audio-1x divider to 4 */
 	val = readl(reg + SUN8I_H3_PLL_AUDIO_REG);
 	val = readl(reg + SUN8I_H3_PLL_AUDIO_REG);
-	val &= ~GENMASK(4, 0);
-	writel(val | 3, reg + SUN8I_H3_PLL_AUDIO_REG);
+	val &= ~GENMASK(19, 16);
+	writel(val | (3 << 16), reg + SUN8I_H3_PLL_AUDIO_REG);
 
 
 	sunxi_ccu_probe(node, reg, &sun8i_h3_ccu_desc);
 	sunxi_ccu_probe(node, reg, &sun8i_h3_ccu_desc);
 }
 }