|
@@ -39,9 +39,6 @@ struct pp_atomctrl_voltage_table;
|
|
|
|
|
|
#define VOLTAGE_SCALE 4
|
|
|
|
|
|
-uint8_t convert_to_vid(uint16_t vddc);
|
|
|
-uint16_t convert_to_vddc(uint8_t vid);
|
|
|
-
|
|
|
enum DISPLAY_GAP {
|
|
|
DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */
|
|
|
DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */
|
|
@@ -784,12 +781,12 @@ struct pp_hwmgr {
|
|
|
uint32_t workload_setting[Workload_Policy_Max];
|
|
|
};
|
|
|
|
|
|
-extern int hwmgr_early_init(struct pp_hwmgr *hwmgr);
|
|
|
-extern int hwmgr_hw_init(struct pp_hwmgr *hwmgr);
|
|
|
-extern int hwmgr_hw_fini(struct pp_hwmgr *hwmgr);
|
|
|
-extern int hwmgr_hw_suspend(struct pp_hwmgr *hwmgr);
|
|
|
-extern int hwmgr_hw_resume(struct pp_hwmgr *hwmgr);
|
|
|
-extern int hwmgr_handle_task(struct pp_hwmgr *hwmgr,
|
|
|
+int hwmgr_early_init(struct pp_hwmgr *hwmgr);
|
|
|
+int hwmgr_hw_init(struct pp_hwmgr *hwmgr);
|
|
|
+int hwmgr_hw_fini(struct pp_hwmgr *hwmgr);
|
|
|
+int hwmgr_hw_suspend(struct pp_hwmgr *hwmgr);
|
|
|
+int hwmgr_hw_resume(struct pp_hwmgr *hwmgr);
|
|
|
+int hwmgr_handle_task(struct pp_hwmgr *hwmgr,
|
|
|
enum amd_pp_task task_id,
|
|
|
enum amd_pm_state_type *user_state);
|
|
|
|