|
@@ -13,6 +13,7 @@
|
|
#include <dt-bindings/clock/r8a7790-clock.h>
|
|
#include <dt-bindings/clock/r8a7790-clock.h>
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
+#include <dt-bindings/power/r8a7790-sysc.h>
|
|
|
|
|
|
/ {
|
|
/ {
|
|
compatible = "renesas,r8a7790";
|
|
compatible = "renesas,r8a7790";
|
|
@@ -52,6 +53,7 @@
|
|
voltage-tolerance = <1>; /* 1% */
|
|
voltage-tolerance = <1>; /* 1% */
|
|
clocks = <&cpg_clocks R8A7790_CLK_Z>;
|
|
clocks = <&cpg_clocks R8A7790_CLK_Z>;
|
|
clock-latency = <300000>; /* 300 us */
|
|
clock-latency = <300000>; /* 300 us */
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
|
|
next-level-cache = <&L2_CA15>;
|
|
next-level-cache = <&L2_CA15>;
|
|
|
|
|
|
/* kHz - uV - OPPs unknown yet */
|
|
/* kHz - uV - OPPs unknown yet */
|
|
@@ -68,6 +70,7 @@
|
|
compatible = "arm,cortex-a15";
|
|
compatible = "arm,cortex-a15";
|
|
reg = <1>;
|
|
reg = <1>;
|
|
clock-frequency = <1300000000>;
|
|
clock-frequency = <1300000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
|
|
next-level-cache = <&L2_CA15>;
|
|
next-level-cache = <&L2_CA15>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -76,6 +79,7 @@
|
|
compatible = "arm,cortex-a15";
|
|
compatible = "arm,cortex-a15";
|
|
reg = <2>;
|
|
reg = <2>;
|
|
clock-frequency = <1300000000>;
|
|
clock-frequency = <1300000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
|
|
next-level-cache = <&L2_CA15>;
|
|
next-level-cache = <&L2_CA15>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -84,6 +88,7 @@
|
|
compatible = "arm,cortex-a15";
|
|
compatible = "arm,cortex-a15";
|
|
reg = <3>;
|
|
reg = <3>;
|
|
clock-frequency = <1300000000>;
|
|
clock-frequency = <1300000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
|
|
next-level-cache = <&L2_CA15>;
|
|
next-level-cache = <&L2_CA15>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -92,6 +97,7 @@
|
|
compatible = "arm,cortex-a7";
|
|
compatible = "arm,cortex-a7";
|
|
reg = <0x100>;
|
|
reg = <0x100>;
|
|
clock-frequency = <780000000>;
|
|
clock-frequency = <780000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
|
|
next-level-cache = <&L2_CA7>;
|
|
next-level-cache = <&L2_CA7>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -100,6 +106,7 @@
|
|
compatible = "arm,cortex-a7";
|
|
compatible = "arm,cortex-a7";
|
|
reg = <0x101>;
|
|
reg = <0x101>;
|
|
clock-frequency = <780000000>;
|
|
clock-frequency = <780000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
|
|
next-level-cache = <&L2_CA7>;
|
|
next-level-cache = <&L2_CA7>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -108,6 +115,7 @@
|
|
compatible = "arm,cortex-a7";
|
|
compatible = "arm,cortex-a7";
|
|
reg = <0x102>;
|
|
reg = <0x102>;
|
|
clock-frequency = <780000000>;
|
|
clock-frequency = <780000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
|
|
next-level-cache = <&L2_CA7>;
|
|
next-level-cache = <&L2_CA7>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -116,6 +124,7 @@
|
|
compatible = "arm,cortex-a7";
|
|
compatible = "arm,cortex-a7";
|
|
reg = <0x103>;
|
|
reg = <0x103>;
|
|
clock-frequency = <780000000>;
|
|
clock-frequency = <780000000>;
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
|
|
next-level-cache = <&L2_CA7>;
|
|
next-level-cache = <&L2_CA7>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
@@ -141,12 +150,14 @@
|
|
|
|
|
|
L2_CA15: cache-controller@0 {
|
|
L2_CA15: cache-controller@0 {
|
|
compatible = "cache";
|
|
compatible = "cache";
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA15_SCU>;
|
|
cache-unified;
|
|
cache-unified;
|
|
cache-level = <2>;
|
|
cache-level = <2>;
|
|
};
|
|
};
|
|
|
|
|
|
L2_CA7: cache-controller@1 {
|
|
L2_CA7: cache-controller@1 {
|
|
compatible = "cache";
|
|
compatible = "cache";
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_CA7_SCU>;
|
|
cache-unified;
|
|
cache-unified;
|
|
cache-level = <2>;
|
|
cache-level = <2>;
|
|
};
|
|
};
|
|
@@ -173,7 +184,7 @@
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
gpio1: gpio@e6051000 {
|
|
gpio1: gpio@e6051000 {
|
|
@@ -186,7 +197,7 @@
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
gpio2: gpio@e6052000 {
|
|
gpio2: gpio@e6052000 {
|
|
@@ -199,7 +210,7 @@
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
gpio3: gpio@e6053000 {
|
|
gpio3: gpio@e6053000 {
|
|
@@ -212,7 +223,7 @@
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
gpio4: gpio@e6054000 {
|
|
gpio4: gpio@e6054000 {
|
|
@@ -225,7 +236,7 @@
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
gpio5: gpio@e6055000 {
|
|
gpio5: gpio@e6055000 {
|
|
@@ -238,7 +249,7 @@
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
thermal: thermal@e61f0000 {
|
|
thermal: thermal@e61f0000 {
|
|
@@ -248,7 +259,7 @@
|
|
reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
|
|
reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
|
|
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
|
|
clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#thermal-sensor-cells = <0>;
|
|
#thermal-sensor-cells = <0>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -267,7 +278,7 @@
|
|
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
renesas,channels-mask = <0x60>;
|
|
renesas,channels-mask = <0x60>;
|
|
|
|
|
|
@@ -287,7 +298,7 @@
|
|
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
|
|
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
renesas,channels-mask = <0xff>;
|
|
renesas,channels-mask = <0xff>;
|
|
|
|
|
|
@@ -304,7 +315,7 @@
|
|
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
|
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
|
|
clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
dmac0: dma-controller@e6700000 {
|
|
dmac0: dma-controller@e6700000 {
|
|
@@ -333,7 +344,7 @@
|
|
"ch12", "ch13", "ch14";
|
|
"ch12", "ch13", "ch14";
|
|
clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
|
|
clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#dma-cells = <1>;
|
|
#dma-cells = <1>;
|
|
dma-channels = <15>;
|
|
dma-channels = <15>;
|
|
};
|
|
};
|
|
@@ -364,7 +375,7 @@
|
|
"ch12", "ch13", "ch14";
|
|
"ch12", "ch13", "ch14";
|
|
clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
|
|
clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#dma-cells = <1>;
|
|
#dma-cells = <1>;
|
|
dma-channels = <15>;
|
|
dma-channels = <15>;
|
|
};
|
|
};
|
|
@@ -393,7 +404,7 @@
|
|
"ch12";
|
|
"ch12";
|
|
clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
|
|
clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#dma-cells = <1>;
|
|
#dma-cells = <1>;
|
|
dma-channels = <13>;
|
|
dma-channels = <13>;
|
|
};
|
|
};
|
|
@@ -422,7 +433,7 @@
|
|
"ch12";
|
|
"ch12";
|
|
clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
|
|
clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#dma-cells = <1>;
|
|
#dma-cells = <1>;
|
|
dma-channels = <13>;
|
|
dma-channels = <13>;
|
|
};
|
|
};
|
|
@@ -434,7 +445,7 @@
|
|
GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
|
|
GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "ch0", "ch1";
|
|
interrupt-names = "ch0", "ch1";
|
|
clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#dma-cells = <1>;
|
|
#dma-cells = <1>;
|
|
dma-channels = <2>;
|
|
dma-channels = <2>;
|
|
};
|
|
};
|
|
@@ -446,7 +457,7 @@
|
|
GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
|
|
GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "ch0", "ch1";
|
|
interrupt-names = "ch0", "ch1";
|
|
clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#dma-cells = <1>;
|
|
#dma-cells = <1>;
|
|
dma-channels = <2>;
|
|
dma-channels = <2>;
|
|
};
|
|
};
|
|
@@ -458,7 +469,7 @@
|
|
reg = <0 0xe6508000 0 0x40>;
|
|
reg = <0 0xe6508000 0 0x40>;
|
|
interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
i2c-scl-internal-delay-ns = <110>;
|
|
i2c-scl-internal-delay-ns = <110>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
@@ -470,7 +481,7 @@
|
|
reg = <0 0xe6518000 0 0x40>;
|
|
reg = <0 0xe6518000 0 0x40>;
|
|
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
@@ -482,7 +493,7 @@
|
|
reg = <0 0xe6530000 0 0x40>;
|
|
reg = <0 0xe6530000 0 0x40>;
|
|
interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
@@ -494,7 +505,7 @@
|
|
reg = <0 0xe6540000 0 0x40>;
|
|
reg = <0 0xe6540000 0 0x40>;
|
|
interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
i2c-scl-internal-delay-ns = <110>;
|
|
i2c-scl-internal-delay-ns = <110>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
@@ -508,7 +519,7 @@
|
|
clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
|
|
dmas = <&dmac0 0x61>, <&dmac0 0x62>;
|
|
dmas = <&dmac0 0x61>, <&dmac0 0x62>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -521,7 +532,7 @@
|
|
clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
|
|
dmas = <&dmac0 0x65>, <&dmac0 0x66>;
|
|
dmas = <&dmac0 0x65>, <&dmac0 0x66>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -534,7 +545,7 @@
|
|
clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
|
|
dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
|
|
dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -547,7 +558,7 @@
|
|
clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
|
|
dmas = <&dmac0 0x77>, <&dmac0 0x78>;
|
|
dmas = <&dmac0 0x77>, <&dmac0 0x78>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -558,7 +569,7 @@
|
|
clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
|
|
dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
|
|
dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
reg-io-width = <4>;
|
|
reg-io-width = <4>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
max-frequency = <97500000>;
|
|
max-frequency = <97500000>;
|
|
@@ -571,7 +582,7 @@
|
|
clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
|
|
dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
|
|
dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
reg-io-width = <4>;
|
|
reg-io-width = <4>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
max-frequency = <97500000>;
|
|
max-frequency = <97500000>;
|
|
@@ -590,7 +601,7 @@
|
|
dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
|
|
dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
max-frequency = <195000000>;
|
|
max-frequency = <195000000>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -602,7 +613,7 @@
|
|
dmas = <&dmac1 0xc9>, <&dmac1 0xca>;
|
|
dmas = <&dmac1 0xc9>, <&dmac1 0xca>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
max-frequency = <195000000>;
|
|
max-frequency = <195000000>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -614,7 +625,7 @@
|
|
dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
|
|
dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
max-frequency = <97500000>;
|
|
max-frequency = <97500000>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -626,7 +637,7 @@
|
|
dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
|
|
dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
max-frequency = <97500000>;
|
|
max-frequency = <97500000>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -639,7 +650,7 @@
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
dmas = <&dmac0 0x21>, <&dmac0 0x22>;
|
|
dmas = <&dmac0 0x21>, <&dmac0 0x22>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -652,7 +663,7 @@
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
dmas = <&dmac0 0x25>, <&dmac0 0x26>;
|
|
dmas = <&dmac0 0x25>, <&dmac0 0x26>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -665,7 +676,7 @@
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
dmas = <&dmac0 0x27>, <&dmac0 0x28>;
|
|
dmas = <&dmac0 0x27>, <&dmac0 0x28>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -678,7 +689,7 @@
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
dmas = <&dmac0 0x3d>, <&dmac0 0x3e>;
|
|
dmas = <&dmac0 0x3d>, <&dmac0 0x3e>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -691,7 +702,7 @@
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
dmas = <&dmac0 0x19>, <&dmac0 0x1a>;
|
|
dmas = <&dmac0 0x19>, <&dmac0 0x1a>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -704,7 +715,7 @@
|
|
clock-names = "fck";
|
|
clock-names = "fck";
|
|
dmas = <&dmac0 0x1d>, <&dmac0 0x1e>;
|
|
dmas = <&dmac0 0x1d>, <&dmac0 0x1e>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -718,7 +729,7 @@
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
dmas = <&dmac0 0x29>, <&dmac0 0x2a>;
|
|
dmas = <&dmac0 0x29>, <&dmac0 0x2a>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -732,7 +743,7 @@
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>;
|
|
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -746,7 +757,7 @@
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>;
|
|
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -760,7 +771,7 @@
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
dmas = <&dmac0 0x39>, <&dmac0 0x3a>;
|
|
dmas = <&dmac0 0x39>, <&dmac0 0x3a>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -774,7 +785,7 @@
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
dmas = <&dmac0 0x4d>, <&dmac0 0x4e>;
|
|
dmas = <&dmac0 0x4d>, <&dmac0 0x4e>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -783,7 +794,7 @@
|
|
reg = <0 0xee700000 0 0x400>;
|
|
reg = <0 0xee700000 0 0x400>;
|
|
interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
phy-mode = "rmii";
|
|
phy-mode = "rmii";
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
@@ -796,7 +807,7 @@
|
|
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
|
|
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
|
|
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -807,7 +818,7 @@
|
|
reg = <0 0xee300000 0 0x2000>;
|
|
reg = <0 0xee300000 0 0x2000>;
|
|
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -816,7 +827,7 @@
|
|
reg = <0 0xee500000 0 0x2000>;
|
|
reg = <0 0xee500000 0 0x2000>;
|
|
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -828,7 +839,7 @@
|
|
dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
|
|
dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
|
|
<&usb_dmac1 0>, <&usb_dmac1 1>;
|
|
<&usb_dmac1 0>, <&usb_dmac1 1>;
|
|
dma-names = "ch0", "ch1", "ch2", "ch3";
|
|
dma-names = "ch0", "ch1", "ch2", "ch3";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
renesas,buswait = <4>;
|
|
renesas,buswait = <4>;
|
|
phys = <&usb0 1>;
|
|
phys = <&usb0 1>;
|
|
phy-names = "usb";
|
|
phy-names = "usb";
|
|
@@ -842,7 +853,7 @@
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
|
|
clock-names = "usbhs";
|
|
clock-names = "usbhs";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
|
|
|
|
usb0: usb-channel@0 {
|
|
usb0: usb-channel@0 {
|
|
@@ -860,7 +871,7 @@
|
|
reg = <0 0xe6ef0000 0 0x1000>;
|
|
reg = <0 0xe6ef0000 0 0x1000>;
|
|
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -869,7 +880,7 @@
|
|
reg = <0 0xe6ef1000 0 0x1000>;
|
|
reg = <0 0xe6ef1000 0 0x1000>;
|
|
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -878,7 +889,7 @@
|
|
reg = <0 0xe6ef2000 0 0x1000>;
|
|
reg = <0 0xe6ef2000 0 0x1000>;
|
|
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -887,7 +898,7 @@
|
|
reg = <0 0xe6ef3000 0 0x1000>;
|
|
reg = <0 0xe6ef3000 0 0x1000>;
|
|
interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
|
|
clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -896,7 +907,7 @@
|
|
reg = <0 0xfe920000 0 0x8000>;
|
|
reg = <0 0xfe920000 0 0x8000>;
|
|
interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
renesas,has-sru;
|
|
renesas,has-sru;
|
|
renesas,#rpf = <5>;
|
|
renesas,#rpf = <5>;
|
|
@@ -909,7 +920,7 @@
|
|
reg = <0 0xfe928000 0 0x8000>;
|
|
reg = <0 0xfe928000 0 0x8000>;
|
|
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
renesas,has-lut;
|
|
renesas,has-lut;
|
|
renesas,has-sru;
|
|
renesas,has-sru;
|
|
@@ -923,7 +934,7 @@
|
|
reg = <0 0xfe930000 0 0x8000>;
|
|
reg = <0 0xfe930000 0 0x8000>;
|
|
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
renesas,has-lif;
|
|
renesas,has-lif;
|
|
renesas,has-lut;
|
|
renesas,has-lut;
|
|
@@ -937,7 +948,7 @@
|
|
reg = <0 0xfe938000 0 0x8000>;
|
|
reg = <0 0xfe938000 0 0x8000>;
|
|
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
renesas,has-lif;
|
|
renesas,has-lif;
|
|
renesas,has-lut;
|
|
renesas,has-lut;
|
|
@@ -992,7 +1003,7 @@
|
|
clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
|
|
clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
|
|
<&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
|
|
<&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -1003,7 +1014,7 @@
|
|
clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
|
|
clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
|
|
<&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
|
|
<&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -1012,7 +1023,7 @@
|
|
reg = <0 0xfe980000 0 0x10300>;
|
|
reg = <0 0xfe980000 0 0x10300>;
|
|
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_JPU>;
|
|
clocks = <&mstp1_clks R8A7790_CLK_JPU>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
};
|
|
};
|
|
|
|
|
|
clocks {
|
|
clocks {
|
|
@@ -1447,6 +1458,12 @@
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ sysc: system-controller@e6180000 {
|
|
|
|
+ compatible = "renesas,r8a7790-sysc";
|
|
|
|
+ reg = <0 0xe6180000 0 0x0200>;
|
|
|
|
+ #power-domain-cells = <1>;
|
|
|
|
+ };
|
|
|
|
+
|
|
qspi: spi@e6b10000 {
|
|
qspi: spi@e6b10000 {
|
|
compatible = "renesas,qspi-r8a7790", "renesas,qspi";
|
|
compatible = "renesas,qspi-r8a7790", "renesas,qspi";
|
|
reg = <0 0xe6b10000 0 0x2c>;
|
|
reg = <0 0xe6b10000 0 0x2c>;
|
|
@@ -1454,7 +1471,7 @@
|
|
clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
|
|
clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
|
|
dmas = <&dmac0 0x17>, <&dmac0 0x18>;
|
|
dmas = <&dmac0 0x17>, <&dmac0 0x18>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
num-cs = <1>;
|
|
num-cs = <1>;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
@@ -1468,7 +1485,7 @@
|
|
clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
|
|
clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
|
|
dmas = <&dmac0 0x51>, <&dmac0 0x52>;
|
|
dmas = <&dmac0 0x51>, <&dmac0 0x52>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -1481,7 +1498,7 @@
|
|
clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
|
|
clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
|
|
dmas = <&dmac0 0x55>, <&dmac0 0x56>;
|
|
dmas = <&dmac0 0x55>, <&dmac0 0x56>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -1494,7 +1511,7 @@
|
|
clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
|
|
clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
|
|
dmas = <&dmac0 0x41>, <&dmac0 0x42>;
|
|
dmas = <&dmac0 0x41>, <&dmac0 0x42>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -1507,7 +1524,7 @@
|
|
clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
|
|
clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
|
|
dmas = <&dmac0 0x45>, <&dmac0 0x46>;
|
|
dmas = <&dmac0 0x45>, <&dmac0 0x46>;
|
|
dma-names = "tx", "rx";
|
|
dma-names = "tx", "rx";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -1518,7 +1535,7 @@
|
|
reg = <0 0xee000000 0 0xc00>;
|
|
reg = <0 0xee000000 0 0xc00>;
|
|
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
phys = <&usb2 1>;
|
|
phys = <&usb2 1>;
|
|
phy-names = "usb";
|
|
phy-names = "usb";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -1531,7 +1548,7 @@
|
|
<0 0xee080000 0 0x1100>;
|
|
<0 0xee080000 0 0x1100>;
|
|
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
|
|
|
|
bus-range = <0 0>;
|
|
bus-range = <0 0>;
|
|
@@ -1566,7 +1583,7 @@
|
|
<0 0xee0a0000 0 0x1100>;
|
|
<0 0xee0a0000 0 0x1100>;
|
|
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
|
|
|
|
bus-range = <1 1>;
|
|
bus-range = <1 1>;
|
|
@@ -1584,7 +1601,7 @@
|
|
compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
|
|
compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
|
|
device_type = "pci";
|
|
device_type = "pci";
|
|
clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
|
|
clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
reg = <0 0xee0d0000 0 0xc00>,
|
|
reg = <0 0xee0d0000 0 0xc00>,
|
|
<0 0xee0c0000 0 0x1100>;
|
|
<0 0xee0c0000 0 0x1100>;
|
|
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
|
|
@@ -1637,7 +1654,7 @@
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
|
|
clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
|
|
clock-names = "pcie", "pcie_bus";
|
|
clock-names = "pcie", "pcie_bus";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -1680,7 +1697,7 @@
|
|
"mix.0", "mix.1",
|
|
"mix.0", "mix.1",
|
|
"dvc.0", "dvc.1",
|
|
"dvc.0", "dvc.1",
|
|
"clk_a", "clk_b", "clk_c", "clk_i";
|
|
"clk_a", "clk_b", "clk_c", "clk_i";
|
|
- power-domains = <&cpg_clocks>;
|
|
|
|
|
|
+ power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
|
|
|
|
|
|
status = "disabled";
|
|
status = "disabled";
|
|
|
|
|