|
@@ -536,6 +536,244 @@ struct core_conn_context {
|
|
|
struct regpair ustorm_st_padding[2];
|
|
|
};
|
|
|
|
|
|
+enum core_error_handle {
|
|
|
+ LL2_DROP_PACKET,
|
|
|
+ LL2_DO_NOTHING,
|
|
|
+ LL2_ASSERT,
|
|
|
+ MAX_CORE_ERROR_HANDLE
|
|
|
+};
|
|
|
+
|
|
|
+enum core_event_opcode {
|
|
|
+ CORE_EVENT_TX_QUEUE_START,
|
|
|
+ CORE_EVENT_TX_QUEUE_STOP,
|
|
|
+ CORE_EVENT_RX_QUEUE_START,
|
|
|
+ CORE_EVENT_RX_QUEUE_STOP,
|
|
|
+ MAX_CORE_EVENT_OPCODE
|
|
|
+};
|
|
|
+
|
|
|
+enum core_l4_pseudo_checksum_mode {
|
|
|
+ CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
|
|
|
+ CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
|
|
|
+ MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
|
|
|
+};
|
|
|
+
|
|
|
+struct core_ll2_port_stats {
|
|
|
+ struct regpair gsi_invalid_hdr;
|
|
|
+ struct regpair gsi_invalid_pkt_length;
|
|
|
+ struct regpair gsi_unsupported_pkt_typ;
|
|
|
+ struct regpair gsi_crcchksm_error;
|
|
|
+};
|
|
|
+
|
|
|
+struct core_ll2_pstorm_per_queue_stat {
|
|
|
+ struct regpair sent_ucast_bytes;
|
|
|
+ struct regpair sent_mcast_bytes;
|
|
|
+ struct regpair sent_bcast_bytes;
|
|
|
+ struct regpair sent_ucast_pkts;
|
|
|
+ struct regpair sent_mcast_pkts;
|
|
|
+ struct regpair sent_bcast_pkts;
|
|
|
+};
|
|
|
+
|
|
|
+struct core_ll2_rx_prod {
|
|
|
+ __le16 bd_prod;
|
|
|
+ __le16 cqe_prod;
|
|
|
+ __le32 reserved;
|
|
|
+};
|
|
|
+
|
|
|
+struct core_ll2_tstorm_per_queue_stat {
|
|
|
+ struct regpair packet_too_big_discard;
|
|
|
+ struct regpair no_buff_discard;
|
|
|
+};
|
|
|
+
|
|
|
+struct core_ll2_ustorm_per_queue_stat {
|
|
|
+ struct regpair rcv_ucast_bytes;
|
|
|
+ struct regpair rcv_mcast_bytes;
|
|
|
+ struct regpair rcv_bcast_bytes;
|
|
|
+ struct regpair rcv_ucast_pkts;
|
|
|
+ struct regpair rcv_mcast_pkts;
|
|
|
+ struct regpair rcv_bcast_pkts;
|
|
|
+};
|
|
|
+
|
|
|
+enum core_ramrod_cmd_id {
|
|
|
+ CORE_RAMROD_UNUSED,
|
|
|
+ CORE_RAMROD_RX_QUEUE_START,
|
|
|
+ CORE_RAMROD_TX_QUEUE_START,
|
|
|
+ CORE_RAMROD_RX_QUEUE_STOP,
|
|
|
+ CORE_RAMROD_TX_QUEUE_STOP,
|
|
|
+ MAX_CORE_RAMROD_CMD_ID
|
|
|
+};
|
|
|
+
|
|
|
+enum core_roce_flavor_type {
|
|
|
+ CORE_ROCE,
|
|
|
+ CORE_RROCE,
|
|
|
+ MAX_CORE_ROCE_FLAVOR_TYPE
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_action_on_error {
|
|
|
+ u8 error_type;
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_bd {
|
|
|
+ struct regpair addr;
|
|
|
+ __le16 reserved[4];
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_bd_with_buff_len {
|
|
|
+ struct regpair addr;
|
|
|
+ __le16 buff_length;
|
|
|
+ __le16 reserved[3];
|
|
|
+};
|
|
|
+
|
|
|
+union core_rx_bd_union {
|
|
|
+ struct core_rx_bd rx_bd;
|
|
|
+ struct core_rx_bd_with_buff_len rx_bd_with_len;
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_cqe_opaque_data {
|
|
|
+ __le32 data[2];
|
|
|
+};
|
|
|
+
|
|
|
+enum core_rx_cqe_type {
|
|
|
+ CORE_RX_CQE_ILLIGAL_TYPE,
|
|
|
+ CORE_RX_CQE_TYPE_REGULAR,
|
|
|
+ CORE_RX_CQE_TYPE_GSI_OFFLOAD,
|
|
|
+ CORE_RX_CQE_TYPE_SLOW_PATH,
|
|
|
+ MAX_CORE_RX_CQE_TYPE
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_fast_path_cqe {
|
|
|
+ u8 type;
|
|
|
+ u8 placement_offset;
|
|
|
+ struct parsing_and_err_flags parse_flags;
|
|
|
+ __le16 packet_length;
|
|
|
+ __le16 vlan;
|
|
|
+ struct core_rx_cqe_opaque_data opaque_data;
|
|
|
+ __le32 reserved[4];
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_gsi_offload_cqe {
|
|
|
+ u8 type;
|
|
|
+ u8 data_length_error;
|
|
|
+ struct parsing_and_err_flags parse_flags;
|
|
|
+ __le16 data_length;
|
|
|
+ __le16 vlan;
|
|
|
+ __le32 src_mac_addrhi;
|
|
|
+ __le16 src_mac_addrlo;
|
|
|
+ u8 reserved1[2];
|
|
|
+ __le32 gid_dst[4];
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_slow_path_cqe {
|
|
|
+ u8 type;
|
|
|
+ u8 ramrod_cmd_id;
|
|
|
+ __le16 echo;
|
|
|
+ __le32 reserved1[7];
|
|
|
+};
|
|
|
+
|
|
|
+union core_rx_cqe_union {
|
|
|
+ struct core_rx_fast_path_cqe rx_cqe_fp;
|
|
|
+ struct core_rx_gsi_offload_cqe rx_cqe_gsi;
|
|
|
+ struct core_rx_slow_path_cqe rx_cqe_sp;
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_start_ramrod_data {
|
|
|
+ struct regpair bd_base;
|
|
|
+ struct regpair cqe_pbl_addr;
|
|
|
+ __le16 mtu;
|
|
|
+ __le16 sb_id;
|
|
|
+ u8 sb_index;
|
|
|
+ u8 complete_cqe_flg;
|
|
|
+ u8 complete_event_flg;
|
|
|
+ u8 drop_ttl0_flg;
|
|
|
+ __le16 num_of_pbl_pages;
|
|
|
+ u8 inner_vlan_removal_en;
|
|
|
+ u8 queue_id;
|
|
|
+ u8 main_func_queue;
|
|
|
+ u8 mf_si_bcast_accept_all;
|
|
|
+ u8 mf_si_mcast_accept_all;
|
|
|
+ struct core_rx_action_on_error action_on_error;
|
|
|
+ u8 gsi_offload_flag;
|
|
|
+ u8 reserved[7];
|
|
|
+};
|
|
|
+
|
|
|
+struct core_rx_stop_ramrod_data {
|
|
|
+ u8 complete_cqe_flg;
|
|
|
+ u8 complete_event_flg;
|
|
|
+ u8 queue_id;
|
|
|
+ u8 reserved1;
|
|
|
+ __le16 reserved2[2];
|
|
|
+};
|
|
|
+
|
|
|
+struct core_tx_bd_flags {
|
|
|
+ u8 as_bitfield;
|
|
|
+#define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_SHIFT 0
|
|
|
+#define CORE_TX_BD_FLAGS_VLAN_INSERTION_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_VLAN_INSERTION_SHIFT 1
|
|
|
+#define CORE_TX_BD_FLAGS_START_BD_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_START_BD_SHIFT 2
|
|
|
+#define CORE_TX_BD_FLAGS_IP_CSUM_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_IP_CSUM_SHIFT 3
|
|
|
+#define CORE_TX_BD_FLAGS_L4_CSUM_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_L4_CSUM_SHIFT 4
|
|
|
+#define CORE_TX_BD_FLAGS_IPV6_EXT_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_IPV6_EXT_SHIFT 5
|
|
|
+#define CORE_TX_BD_FLAGS_L4_PROTOCOL_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_L4_PROTOCOL_SHIFT 6
|
|
|
+#define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_MASK 0x1
|
|
|
+#define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_SHIFT 7
|
|
|
+};
|
|
|
+
|
|
|
+struct core_tx_bd {
|
|
|
+ struct regpair addr;
|
|
|
+ __le16 nbytes;
|
|
|
+ __le16 nw_vlan_or_lb_echo;
|
|
|
+ u8 bitfield0;
|
|
|
+#define CORE_TX_BD_NBDS_MASK 0xF
|
|
|
+#define CORE_TX_BD_NBDS_SHIFT 0
|
|
|
+#define CORE_TX_BD_ROCE_FLAV_MASK 0x1
|
|
|
+#define CORE_TX_BD_ROCE_FLAV_SHIFT 4
|
|
|
+#define CORE_TX_BD_RESERVED0_MASK 0x7
|
|
|
+#define CORE_TX_BD_RESERVED0_SHIFT 5
|
|
|
+ struct core_tx_bd_flags bd_flags;
|
|
|
+ __le16 bitfield1;
|
|
|
+#define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
|
|
|
+#define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
|
|
|
+#define CORE_TX_BD_TX_DST_MASK 0x1
|
|
|
+#define CORE_TX_BD_TX_DST_SHIFT 14
|
|
|
+#define CORE_TX_BD_RESERVED1_MASK 0x1
|
|
|
+#define CORE_TX_BD_RESERVED1_SHIFT 15
|
|
|
+};
|
|
|
+
|
|
|
+enum core_tx_dest {
|
|
|
+ CORE_TX_DEST_NW,
|
|
|
+ CORE_TX_DEST_LB,
|
|
|
+ MAX_CORE_TX_DEST
|
|
|
+};
|
|
|
+
|
|
|
+struct core_tx_start_ramrod_data {
|
|
|
+ struct regpair pbl_base_addr;
|
|
|
+ __le16 mtu;
|
|
|
+ __le16 sb_id;
|
|
|
+ u8 sb_index;
|
|
|
+ u8 stats_en;
|
|
|
+ u8 stats_id;
|
|
|
+ u8 conn_type;
|
|
|
+ __le16 pbl_size;
|
|
|
+ __le16 qm_pq_id;
|
|
|
+ u8 gsi_offload_flag;
|
|
|
+ u8 resrved[3];
|
|
|
+};
|
|
|
+
|
|
|
+struct core_tx_stop_ramrod_data {
|
|
|
+ __le32 reserved0[2];
|
|
|
+};
|
|
|
+
|
|
|
struct eth_mstorm_per_pf_stat {
|
|
|
struct regpair gre_discard_pkts;
|
|
|
struct regpair vxlan_discard_pkts;
|
|
@@ -636,9 +874,33 @@ struct hsi_fp_ver_struct {
|
|
|
};
|
|
|
|
|
|
/* Mstorm non-triggering VF zone */
|
|
|
+enum malicious_vf_error_id {
|
|
|
+ MALICIOUS_VF_NO_ERROR,
|
|
|
+ VF_PF_CHANNEL_NOT_READY,
|
|
|
+ VF_ZONE_MSG_NOT_VALID,
|
|
|
+ VF_ZONE_FUNC_NOT_ENABLED,
|
|
|
+ ETH_PACKET_TOO_SMALL,
|
|
|
+ ETH_ILLEGAL_VLAN_MODE,
|
|
|
+ ETH_MTU_VIOLATION,
|
|
|
+ ETH_ILLEGAL_INBAND_TAGS,
|
|
|
+ ETH_VLAN_INSERT_AND_INBAND_VLAN,
|
|
|
+ ETH_ILLEGAL_NBDS,
|
|
|
+ ETH_FIRST_BD_WO_SOP,
|
|
|
+ ETH_INSUFFICIENT_BDS,
|
|
|
+ ETH_ILLEGAL_LSO_HDR_NBDS,
|
|
|
+ ETH_ILLEGAL_LSO_MSS,
|
|
|
+ ETH_ZERO_SIZE_BD,
|
|
|
+ ETH_ILLEGAL_LSO_HDR_LEN,
|
|
|
+ ETH_INSUFFICIENT_PAYLOAD,
|
|
|
+ ETH_EDPM_OUT_OF_SYNC,
|
|
|
+ ETH_TUNN_IPV6_EXT_NBD_ERR,
|
|
|
+ ETH_CONTROL_PACKET_VIOLATION,
|
|
|
+ MAX_MALICIOUS_VF_ERROR_ID
|
|
|
+};
|
|
|
+
|
|
|
struct mstorm_non_trigger_vf_zone {
|
|
|
struct eth_mstorm_per_queue_stat eth_queue_stat;
|
|
|
- struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF];
|
|
|
+ struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
|
|
|
};
|
|
|
|
|
|
/* Mstorm VF zone */
|
|
@@ -705,13 +967,17 @@ struct pf_start_ramrod_data {
|
|
|
|
|
|
struct protocol_dcb_data {
|
|
|
u8 dcb_enable_flag;
|
|
|
+ u8 reserved_a;
|
|
|
u8 dcb_priority;
|
|
|
u8 dcb_tc;
|
|
|
- u8 reserved;
|
|
|
+ u8 reserved_b;
|
|
|
+ u8 reserved0;
|
|
|
};
|
|
|
|
|
|
struct pf_update_tunnel_config {
|
|
|
u8 update_rx_pf_clss;
|
|
|
+ u8 update_rx_def_ucast_clss;
|
|
|
+ u8 update_rx_def_non_ucast_clss;
|
|
|
u8 update_tx_pf_clss;
|
|
|
u8 set_vxlan_udp_port_flg;
|
|
|
u8 set_geneve_udp_port_flg;
|
|
@@ -727,7 +993,7 @@ struct pf_update_tunnel_config {
|
|
|
u8 tunnel_clss_ipgre;
|
|
|
__le16 vxlan_udp_port;
|
|
|
__le16 geneve_udp_port;
|
|
|
- __le16 reserved[3];
|
|
|
+ __le16 reserved[2];
|
|
|
};
|
|
|
|
|
|
struct pf_update_ramrod_data {
|
|
@@ -736,16 +1002,17 @@ struct pf_update_ramrod_data {
|
|
|
u8 update_fcoe_dcb_data_flag;
|
|
|
u8 update_iscsi_dcb_data_flag;
|
|
|
u8 update_roce_dcb_data_flag;
|
|
|
+ u8 update_rroce_dcb_data_flag;
|
|
|
u8 update_iwarp_dcb_data_flag;
|
|
|
u8 update_mf_vlan_flag;
|
|
|
- u8 reserved;
|
|
|
struct protocol_dcb_data eth_dcb_data;
|
|
|
struct protocol_dcb_data fcoe_dcb_data;
|
|
|
struct protocol_dcb_data iscsi_dcb_data;
|
|
|
struct protocol_dcb_data roce_dcb_data;
|
|
|
+ struct protocol_dcb_data rroce_dcb_data;
|
|
|
struct protocol_dcb_data iwarp_dcb_data;
|
|
|
__le16 mf_vlan;
|
|
|
- __le16 reserved2;
|
|
|
+ __le16 reserved;
|
|
|
struct pf_update_tunnel_config tunnel_config;
|
|
|
};
|
|
|
|
|
@@ -766,10 +1033,14 @@ enum protocol_version_array_key {
|
|
|
MAX_PROTOCOL_VERSION_ARRAY_KEY
|
|
|
};
|
|
|
|
|
|
-/* Pstorm non-triggering VF zone */
|
|
|
+struct rdma_sent_stats {
|
|
|
+ struct regpair sent_bytes;
|
|
|
+ struct regpair sent_pkts;
|
|
|
+};
|
|
|
+
|
|
|
struct pstorm_non_trigger_vf_zone {
|
|
|
struct eth_pstorm_per_queue_stat eth_queue_stat;
|
|
|
- struct regpair reserved[2];
|
|
|
+ struct rdma_sent_stats rdma_stats;
|
|
|
};
|
|
|
|
|
|
/* Pstorm VF zone */
|
|
@@ -786,7 +1057,11 @@ struct ramrod_header {
|
|
|
__le16 echo;
|
|
|
};
|
|
|
|
|
|
-/* Slowpath Element (SPQE) */
|
|
|
+struct rdma_rcv_stats {
|
|
|
+ struct regpair rcv_bytes;
|
|
|
+ struct regpair rcv_pkts;
|
|
|
+};
|
|
|
+
|
|
|
struct slow_path_element {
|
|
|
struct ramrod_header hdr;
|
|
|
struct regpair data_ptr;
|
|
@@ -794,7 +1069,7 @@ struct slow_path_element {
|
|
|
|
|
|
/* Tstorm non-triggering VF zone */
|
|
|
struct tstorm_non_trigger_vf_zone {
|
|
|
- struct regpair reserved[2];
|
|
|
+ struct rdma_rcv_stats rdma_stats;
|
|
|
};
|
|
|
|
|
|
struct tstorm_per_port_stat {
|
|
@@ -802,9 +1077,14 @@ struct tstorm_per_port_stat {
|
|
|
struct regpair mac_error_discard;
|
|
|
struct regpair mftag_filter_discard;
|
|
|
struct regpair eth_mac_filter_discard;
|
|
|
- struct regpair reserved[5];
|
|
|
+ struct regpair ll2_mac_filter_discard;
|
|
|
+ struct regpair ll2_conn_disabled_discard;
|
|
|
+ struct regpair iscsi_irregular_pkt;
|
|
|
+ struct regpair reserved;
|
|
|
+ struct regpair roce_irregular_pkt;
|
|
|
struct regpair eth_irregular_pkt;
|
|
|
- struct regpair reserved1[2];
|
|
|
+ struct regpair reserved1;
|
|
|
+ struct regpair preroce_irregular_pkt;
|
|
|
struct regpair eth_gre_tunn_filter_discard;
|
|
|
struct regpair eth_vxlan_tunn_filter_discard;
|
|
|
struct regpair eth_geneve_tunn_filter_discard;
|
|
@@ -870,7 +1150,13 @@ struct vf_stop_ramrod_data {
|
|
|
__le32 reserved2;
|
|
|
};
|
|
|
|
|
|
-/* Attentions status block */
|
|
|
+enum vf_zone_size_mode {
|
|
|
+ VF_ZONE_SIZE_MODE_DEFAULT,
|
|
|
+ VF_ZONE_SIZE_MODE_DOUBLE,
|
|
|
+ VF_ZONE_SIZE_MODE_QUAD,
|
|
|
+ MAX_VF_ZONE_SIZE_MODE
|
|
|
+};
|
|
|
+
|
|
|
struct atten_status_block {
|
|
|
__le32 atten_bits;
|
|
|
__le32 atten_ack;
|
|
@@ -1579,6 +1865,7 @@ enum dbg_status {
|
|
|
DBG_STATUS_REG_FIFO_BAD_DATA,
|
|
|
DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
|
|
|
DBG_STATUS_DBG_ARRAY_NOT_SET,
|
|
|
+ DBG_STATUS_MULTI_BLOCKS_WITH_FILTER,
|
|
|
MAX_DBG_STATUS
|
|
|
};
|
|
|
|
|
@@ -1589,7 +1876,41 @@ enum dbg_status {
|
|
|
/* Number of VLAN priorities */
|
|
|
#define NUM_OF_VLAN_PRIORITIES 8
|
|
|
|
|
|
-/* QM per-port init parameters */
|
|
|
+struct init_brb_ram_req {
|
|
|
+ __le32 guranteed_per_tc;
|
|
|
+ __le32 headroom_per_tc;
|
|
|
+ __le32 min_pkt_size;
|
|
|
+ __le32 max_ports_per_engine;
|
|
|
+ u8 num_active_tcs[MAX_NUM_PORTS];
|
|
|
+};
|
|
|
+
|
|
|
+struct init_ets_tc_req {
|
|
|
+ u8 use_sp;
|
|
|
+ u8 use_wfq;
|
|
|
+ __le16 weight;
|
|
|
+};
|
|
|
+
|
|
|
+struct init_ets_req {
|
|
|
+ __le32 mtu;
|
|
|
+ struct init_ets_tc_req tc_req[NUM_OF_TCS];
|
|
|
+};
|
|
|
+
|
|
|
+struct init_nig_lb_rl_req {
|
|
|
+ __le16 lb_mac_rate;
|
|
|
+ __le16 lb_rate;
|
|
|
+ __le32 mtu;
|
|
|
+ __le16 tc_rate[NUM_OF_PHYS_TCS];
|
|
|
+};
|
|
|
+
|
|
|
+struct init_nig_pri_tc_map_entry {
|
|
|
+ u8 tc_id;
|
|
|
+ u8 valid;
|
|
|
+};
|
|
|
+
|
|
|
+struct init_nig_pri_tc_map_req {
|
|
|
+ struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
|
|
|
+};
|
|
|
+
|
|
|
struct init_qm_port_params {
|
|
|
u8 active;
|
|
|
u8 active_phys_tcs;
|
|
@@ -1619,7 +1940,7 @@ struct init_qm_vport_params {
|
|
|
|
|
|
/* Width of GRC address in bits (addresses are specified in dwords) */
|
|
|
#define GRC_ADDR_BITS 23
|
|
|
-#define MAX_GRC_ADDR ((1 << GRC_ADDR_BITS) - 1)
|
|
|
+#define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
|
|
|
|
|
|
/* indicates an init that should be applied to any phase ID */
|
|
|
#define ANY_PHASE_ID 0xffff
|
|
@@ -1674,11 +1995,11 @@ struct bin_buffer_hdr {
|
|
|
|
|
|
/* binary init buffer types */
|
|
|
enum bin_init_buffer_type {
|
|
|
- BIN_BUF_FW_VER_INFO,
|
|
|
+ BIN_BUF_INIT_FW_VER_INFO,
|
|
|
BIN_BUF_INIT_CMD,
|
|
|
BIN_BUF_INIT_VAL,
|
|
|
BIN_BUF_INIT_MODE_TREE,
|
|
|
- BIN_BUF_IRO,
|
|
|
+ BIN_BUF_INIT_IRO,
|
|
|
MAX_BIN_INIT_BUFFER_TYPE
|
|
|
};
|
|
|
|
|
@@ -1918,44 +2239,34 @@ enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
|
|
|
#define MAX_NAME_LEN 16
|
|
|
|
|
|
/* Win 2 */
|
|
|
-#define GTT_BAR0_MAP_REG_IGU_CMD \
|
|
|
- 0x00f000UL
|
|
|
+#define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
|
|
|
|
|
|
/* Win 3 */
|
|
|
-#define GTT_BAR0_MAP_REG_TSDM_RAM \
|
|
|
- 0x010000UL
|
|
|
+#define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
|
|
|
|
|
|
/* Win 4 */
|
|
|
-#define GTT_BAR0_MAP_REG_MSDM_RAM \
|
|
|
- 0x011000UL
|
|
|
+#define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
|
|
|
|
|
|
/* Win 5 */
|
|
|
-#define GTT_BAR0_MAP_REG_MSDM_RAM_1024 \
|
|
|
- 0x012000UL
|
|
|
+#define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
|
|
|
|
|
|
/* Win 6 */
|
|
|
-#define GTT_BAR0_MAP_REG_USDM_RAM \
|
|
|
- 0x013000UL
|
|
|
+#define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
|
|
|
|
|
|
/* Win 7 */
|
|
|
-#define GTT_BAR0_MAP_REG_USDM_RAM_1024 \
|
|
|
- 0x014000UL
|
|
|
+#define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
|
|
|
|
|
|
/* Win 8 */
|
|
|
-#define GTT_BAR0_MAP_REG_USDM_RAM_2048 \
|
|
|
- 0x015000UL
|
|
|
+#define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
|
|
|
|
|
|
/* Win 9 */
|
|
|
-#define GTT_BAR0_MAP_REG_XSDM_RAM \
|
|
|
- 0x016000UL
|
|
|
+#define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
|
|
|
|
|
|
/* Win 10 */
|
|
|
-#define GTT_BAR0_MAP_REG_YSDM_RAM \
|
|
|
- 0x017000UL
|
|
|
+#define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
|
|
|
|
|
|
/* Win 11 */
|
|
|
-#define GTT_BAR0_MAP_REG_PSDM_RAM \
|
|
|
- 0x018000UL
|
|
|
+#define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
|
|
|
|
|
|
/**
|
|
|
* @brief qed_qm_pf_mem_size - prepare QM ILT sizes
|
|
@@ -2003,7 +2314,7 @@ struct qed_qm_pf_rt_init_params {
|
|
|
u16 num_vf_pqs;
|
|
|
u8 start_vport;
|
|
|
u8 num_vports;
|
|
|
- u8 pf_wfq;
|
|
|
+ u16 pf_wfq;
|
|
|
u32 pf_rl;
|
|
|
struct init_qm_pq_params *pq_params;
|
|
|
struct init_qm_vport_params *vport_params;
|
|
@@ -2138,6 +2449,9 @@ void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
|
|
|
#define TSTORM_PORT_STAT_OFFSET(port_id) \
|
|
|
(IRO[1].base + ((port_id) * IRO[1].m1))
|
|
|
#define TSTORM_PORT_STAT_SIZE (IRO[1].size)
|
|
|
+#define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
|
|
|
+ (IRO[2].base + ((port_id) * IRO[2].m1))
|
|
|
+#define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
|
|
|
#define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
|
|
|
(IRO[3].base + ((vf_id) * IRO[3].m1))
|
|
|
#define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
|
|
@@ -2153,42 +2467,90 @@ void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
|
|
|
#define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
|
|
|
(IRO[7].base + ((queue_zone_id) * IRO[7].m1))
|
|
|
#define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
|
|
|
+#define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
|
|
|
+ (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
|
|
|
+#define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
|
|
|
+#define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
|
|
|
+ (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
|
|
|
+#define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
|
|
|
+#define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
|
|
|
+ (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
|
|
|
+#define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
|
|
|
+#define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
|
|
|
+ (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
|
|
|
+#define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
|
|
|
#define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
(IRO[18].base + ((stat_counter_id) * IRO[18].m1))
|
|
|
#define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
|
|
|
#define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
|
|
|
(IRO[19].base + ((queue_id) * IRO[19].m1))
|
|
|
#define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
|
|
|
-#define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[20].base)
|
|
|
-#define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[20].size)
|
|
|
+#define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
|
|
|
+ (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
|
|
|
+#define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
|
|
|
+#define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
|
|
|
+#define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
|
|
|
#define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
- (IRO[21].base + ((pf_id) * IRO[21].m1))
|
|
|
+ (IRO[22].base + ((pf_id) * IRO[22].m1))
|
|
|
#define MSTORM_ETH_PF_STAT_SIZE (IRO[21].size)
|
|
|
#define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
- (IRO[22].base + ((stat_counter_id) * IRO[22].m1))
|
|
|
-#define USTORM_QUEUE_STAT_SIZE (IRO[22].size)
|
|
|
+ (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
|
|
|
+#define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
|
|
|
#define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
- (IRO[23].base + ((pf_id) * IRO[23].m1))
|
|
|
-#define USTORM_ETH_PF_STAT_SIZE (IRO[23].size)
|
|
|
+ (IRO[24].base + ((pf_id) * IRO[24].m1))
|
|
|
+#define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
|
|
|
#define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
- (IRO[24].base + ((stat_counter_id) * IRO[24].m1))
|
|
|
-#define PSTORM_QUEUE_STAT_SIZE (IRO[24].size)
|
|
|
+ (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
|
|
|
+#define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
|
|
|
#define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
- (IRO[25].base + ((pf_id) * IRO[25].m1))
|
|
|
-#define PSTORM_ETH_PF_STAT_SIZE (IRO[25].size)
|
|
|
+ (IRO[26].base + ((pf_id) * IRO[26].m1))
|
|
|
+#define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
|
|
|
#define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
|
|
|
- (IRO[26].base + ((ethtype) * IRO[26].m1))
|
|
|
-#define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[26].size)
|
|
|
-#define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[27].base)
|
|
|
-#define TSTORM_ETH_PRS_INPUT_SIZE (IRO[27].size)
|
|
|
+ (IRO[27].base + ((ethtype) * IRO[27].m1))
|
|
|
+#define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
|
|
|
+#define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
|
|
|
+#define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
|
|
|
#define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
|
|
|
- (IRO[28].base + ((pf_id) * IRO[28].m1))
|
|
|
-#define ETH_RX_RATE_LIMIT_SIZE (IRO[28].size)
|
|
|
+ (IRO[29].base + ((pf_id) * IRO[29].m1))
|
|
|
+#define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
|
|
|
#define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
|
|
|
- (IRO[29].base + ((queue_id) * IRO[29].m1))
|
|
|
-#define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[29].size)
|
|
|
-
|
|
|
-static const struct iro iro_arr[46] = {
|
|
|
+ (IRO[30].base + ((queue_id) * IRO[30].m1))
|
|
|
+#define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
|
|
|
+#define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
|
|
|
+ (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
|
|
|
+#define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
|
|
|
+#define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
|
|
|
+ (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
|
|
|
+#define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
|
|
|
+#define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
|
|
|
+ (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
|
|
|
+#define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
|
|
|
+#define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[37].base + ((pf_id) * IRO[37].m1))
|
|
|
+#define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
|
|
|
+#define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[38].base + ((pf_id) * IRO[38].m1))
|
|
|
+#define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
|
|
|
+#define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[39].base + ((pf_id) * IRO[39].m1))
|
|
|
+#define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
|
|
|
+#define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[40].base + ((pf_id) * IRO[40].m1))
|
|
|
+#define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
|
|
|
+#define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[41].base + ((pf_id) * IRO[41].m1))
|
|
|
+#define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
|
|
|
+#define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[42].base + ((pf_id) * IRO[42].m1))
|
|
|
+#define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
|
|
|
+#define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
|
|
|
+ (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
|
|
|
+#define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
|
|
|
+#define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
|
|
|
+ (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
|
|
|
+#define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
|
|
|
+
|
|
|
+static const struct iro iro_arr[47] = {
|
|
|
{0x0, 0x0, 0x0, 0x0, 0x8},
|
|
|
{0x4cb0, 0x78, 0x0, 0x0, 0x78},
|
|
|
{0x6318, 0x20, 0x0, 0x0, 0x20},
|
|
@@ -2201,20 +2563,21 @@ static const struct iro iro_arr[46] = {
|
|
|
{0x3df0, 0x0, 0x0, 0x0, 0x78},
|
|
|
{0x29b0, 0x0, 0x0, 0x0, 0x78},
|
|
|
{0x4c38, 0x0, 0x0, 0x0, 0x78},
|
|
|
- {0x4a48, 0x0, 0x0, 0x0, 0x78},
|
|
|
+ {0x4990, 0x0, 0x0, 0x0, 0x78},
|
|
|
{0x7e48, 0x0, 0x0, 0x0, 0x78},
|
|
|
{0xa28, 0x8, 0x0, 0x0, 0x8},
|
|
|
{0x60f8, 0x10, 0x0, 0x0, 0x10},
|
|
|
{0xb820, 0x30, 0x0, 0x0, 0x30},
|
|
|
{0x95b8, 0x30, 0x0, 0x0, 0x30},
|
|
|
- {0x4c18, 0x80, 0x0, 0x0, 0x40},
|
|
|
+ {0x4b60, 0x80, 0x0, 0x0, 0x40},
|
|
|
{0x1f8, 0x4, 0x0, 0x0, 0x4},
|
|
|
- {0xc9a8, 0x0, 0x0, 0x0, 0x4},
|
|
|
- {0x4c58, 0x80, 0x0, 0x0, 0x20},
|
|
|
+ {0x53a0, 0x80, 0x4, 0x0, 0x4},
|
|
|
+ {0xc8f0, 0x0, 0x0, 0x0, 0x4},
|
|
|
+ {0x4ba0, 0x80, 0x0, 0x0, 0x20},
|
|
|
{0x8050, 0x40, 0x0, 0x0, 0x30},
|
|
|
{0xe770, 0x60, 0x0, 0x0, 0x60},
|
|
|
{0x2b48, 0x80, 0x0, 0x0, 0x38},
|
|
|
- {0xdf88, 0x78, 0x0, 0x0, 0x78},
|
|
|
+ {0xf188, 0x78, 0x0, 0x0, 0x78},
|
|
|
{0x1f8, 0x4, 0x0, 0x0, 0x4},
|
|
|
{0xacf0, 0x0, 0x0, 0x0, 0xf0},
|
|
|
{0xade0, 0x8, 0x0, 0x0, 0x8},
|
|
@@ -2226,455 +2589,457 @@ static const struct iro iro_arr[46] = {
|
|
|
{0x200, 0x10, 0x8, 0x0, 0x8},
|
|
|
{0xb78, 0x10, 0x8, 0x0, 0x2},
|
|
|
{0xd888, 0x38, 0x0, 0x0, 0x24},
|
|
|
- {0x12120, 0x10, 0x0, 0x0, 0x8},
|
|
|
- {0x11b20, 0x38, 0x0, 0x0, 0x18},
|
|
|
+ {0x12c38, 0x10, 0x0, 0x0, 0x8},
|
|
|
+ {0x11aa0, 0x38, 0x0, 0x0, 0x18},
|
|
|
{0xa8c0, 0x30, 0x0, 0x0, 0x10},
|
|
|
{0x86f8, 0x28, 0x0, 0x0, 0x18},
|
|
|
- {0xeff8, 0x10, 0x0, 0x0, 0x10},
|
|
|
+ {0x101f8, 0x10, 0x0, 0x0, 0x10},
|
|
|
{0xdd08, 0x48, 0x0, 0x0, 0x38},
|
|
|
- {0xf460, 0x20, 0x0, 0x0, 0x20},
|
|
|
+ {0x10660, 0x20, 0x0, 0x0, 0x20},
|
|
|
{0x2b80, 0x80, 0x0, 0x0, 0x10},
|
|
|
{0x5000, 0x10, 0x0, 0x0, 0x10},
|
|
|
};
|
|
|
|
|
|
/* Runtime array offsets */
|
|
|
-#define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
|
|
|
-#define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
|
|
|
-#define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
|
|
|
-#define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
|
|
|
-#define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
|
|
|
-#define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
|
|
|
-#define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
|
|
|
-#define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
|
|
|
-#define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
|
|
|
-#define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
|
|
|
-#define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
|
|
|
-#define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
|
|
|
-#define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
|
|
|
-#define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
|
|
|
-#define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
|
|
|
-#define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
|
|
|
-#define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
|
|
|
-#define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
|
|
|
-#define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
|
|
|
-#define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
|
|
|
-#define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
|
|
|
-#define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
|
|
|
-#define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
|
|
|
-#define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
|
|
|
-#define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
|
|
|
-#define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
|
|
|
-#define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
|
|
|
-#define CAU_REG_PI_MEMORY_RT_OFFSET 2233
|
|
|
-#define CAU_REG_PI_MEMORY_RT_SIZE 4416
|
|
|
-#define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
|
|
|
-#define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
|
|
|
-#define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
|
|
|
-#define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
|
|
|
-#define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
|
|
|
-#define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
|
|
|
-#define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
|
|
|
-#define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
|
|
|
-#define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
|
|
|
-#define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
|
|
|
-#define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
|
|
|
-#define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
|
|
|
-#define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
|
|
|
-#define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
|
|
|
-#define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
|
|
|
-#define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
|
|
|
-#define SRC_REG_FIRSTFREE_RT_OFFSET 6665
|
|
|
-#define SRC_REG_FIRSTFREE_RT_SIZE 2
|
|
|
-#define SRC_REG_LASTFREE_RT_OFFSET 6667
|
|
|
-#define SRC_REG_LASTFREE_RT_SIZE 2
|
|
|
-#define SRC_REG_COUNTFREE_RT_OFFSET 6669
|
|
|
-#define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
|
|
|
-#define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
|
|
|
-#define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
|
|
|
-#define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
|
|
|
-#define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
|
|
|
-#define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
|
|
|
-#define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
|
|
|
-#define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
|
|
|
-#define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
|
|
|
-#define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
|
|
|
-#define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
|
|
|
-#define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
|
|
|
-#define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
|
|
|
-#define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
|
|
|
-#define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
|
|
|
-#define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
|
|
|
-#define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
|
|
|
-#define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
|
|
|
-#define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
|
|
|
-#define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
|
|
|
-#define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
|
|
|
-#define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
|
|
|
-#define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
|
|
|
-#define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
|
|
|
-#define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
|
|
|
-#define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
|
|
|
-#define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
|
|
|
-#define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
|
|
|
-#define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
|
|
|
-#define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
|
|
|
-#define PSWRQ2_REG_WR_MBS0_RT_OFFSET 6700
|
|
|
-#define PSWRQ2_REG_RD_MBS0_RT_OFFSET 6701
|
|
|
-#define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6702
|
|
|
-#define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6703
|
|
|
-#define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6704
|
|
|
-#define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
|
|
|
-#define PGLUE_REG_B_VF_BASE_RT_OFFSET 28704
|
|
|
-#define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28705
|
|
|
-#define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28706
|
|
|
-#define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28707
|
|
|
-#define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28708
|
|
|
-#define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28709
|
|
|
-#define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28710
|
|
|
-#define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28711
|
|
|
-#define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28712
|
|
|
-#define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28713
|
|
|
-#define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28714
|
|
|
-#define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
|
|
|
-#define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29130
|
|
|
-#define TM_REG_CONFIG_TASK_MEM_RT_SIZE 512
|
|
|
-#define QM_REG_MAXPQSIZE_0_RT_OFFSET 29642
|
|
|
-#define QM_REG_MAXPQSIZE_1_RT_OFFSET 29643
|
|
|
-#define QM_REG_MAXPQSIZE_2_RT_OFFSET 29644
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29645
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29646
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29647
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29648
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29649
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29650
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29651
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29652
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29653
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29654
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29655
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29656
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29657
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29658
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29659
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29660
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29661
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29662
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29663
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29664
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29665
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29666
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29667
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29668
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29669
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29670
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29671
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29672
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29673
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29674
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29675
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29676
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29677
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29678
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29679
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29680
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29681
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29682
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29683
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29684
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29685
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29686
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29687
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29688
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29689
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29690
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29691
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29692
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29693
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29694
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29695
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29696
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29697
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29698
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29699
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29700
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29701
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29702
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29703
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29704
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29705
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29706
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29707
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29708
|
|
|
-#define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29709
|
|
|
-#define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
|
|
|
-#define QM_REG_VOQCRDLINE_RT_OFFSET 29837
|
|
|
-#define QM_REG_VOQCRDLINE_RT_SIZE 20
|
|
|
-#define QM_REG_VOQINITCRDLINE_RT_OFFSET 29857
|
|
|
-#define QM_REG_VOQINITCRDLINE_RT_SIZE 20
|
|
|
-#define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29877
|
|
|
-#define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29878
|
|
|
-#define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29879
|
|
|
-#define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29880
|
|
|
-#define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29881
|
|
|
-#define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29882
|
|
|
-#define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29883
|
|
|
-#define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29884
|
|
|
-#define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29885
|
|
|
-#define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29886
|
|
|
-#define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29887
|
|
|
-#define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29888
|
|
|
-#define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29889
|
|
|
-#define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29890
|
|
|
-#define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29891
|
|
|
-#define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29892
|
|
|
-#define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29893
|
|
|
-#define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29894
|
|
|
-#define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29895
|
|
|
-#define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29896
|
|
|
-#define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29897
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29898
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29899
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29900
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29901
|
|
|
-#define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29902
|
|
|
-#define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29903
|
|
|
-#define QM_REG_PQTX2PF_0_RT_OFFSET 29904
|
|
|
-#define QM_REG_PQTX2PF_1_RT_OFFSET 29905
|
|
|
-#define QM_REG_PQTX2PF_2_RT_OFFSET 29906
|
|
|
-#define QM_REG_PQTX2PF_3_RT_OFFSET 29907
|
|
|
-#define QM_REG_PQTX2PF_4_RT_OFFSET 29908
|
|
|
-#define QM_REG_PQTX2PF_5_RT_OFFSET 29909
|
|
|
-#define QM_REG_PQTX2PF_6_RT_OFFSET 29910
|
|
|
-#define QM_REG_PQTX2PF_7_RT_OFFSET 29911
|
|
|
-#define QM_REG_PQTX2PF_8_RT_OFFSET 29912
|
|
|
-#define QM_REG_PQTX2PF_9_RT_OFFSET 29913
|
|
|
-#define QM_REG_PQTX2PF_10_RT_OFFSET 29914
|
|
|
-#define QM_REG_PQTX2PF_11_RT_OFFSET 29915
|
|
|
-#define QM_REG_PQTX2PF_12_RT_OFFSET 29916
|
|
|
-#define QM_REG_PQTX2PF_13_RT_OFFSET 29917
|
|
|
-#define QM_REG_PQTX2PF_14_RT_OFFSET 29918
|
|
|
-#define QM_REG_PQTX2PF_15_RT_OFFSET 29919
|
|
|
-#define QM_REG_PQTX2PF_16_RT_OFFSET 29920
|
|
|
-#define QM_REG_PQTX2PF_17_RT_OFFSET 29921
|
|
|
-#define QM_REG_PQTX2PF_18_RT_OFFSET 29922
|
|
|
-#define QM_REG_PQTX2PF_19_RT_OFFSET 29923
|
|
|
-#define QM_REG_PQTX2PF_20_RT_OFFSET 29924
|
|
|
-#define QM_REG_PQTX2PF_21_RT_OFFSET 29925
|
|
|
-#define QM_REG_PQTX2PF_22_RT_OFFSET 29926
|
|
|
-#define QM_REG_PQTX2PF_23_RT_OFFSET 29927
|
|
|
-#define QM_REG_PQTX2PF_24_RT_OFFSET 29928
|
|
|
-#define QM_REG_PQTX2PF_25_RT_OFFSET 29929
|
|
|
-#define QM_REG_PQTX2PF_26_RT_OFFSET 29930
|
|
|
-#define QM_REG_PQTX2PF_27_RT_OFFSET 29931
|
|
|
-#define QM_REG_PQTX2PF_28_RT_OFFSET 29932
|
|
|
-#define QM_REG_PQTX2PF_29_RT_OFFSET 29933
|
|
|
-#define QM_REG_PQTX2PF_30_RT_OFFSET 29934
|
|
|
-#define QM_REG_PQTX2PF_31_RT_OFFSET 29935
|
|
|
-#define QM_REG_PQTX2PF_32_RT_OFFSET 29936
|
|
|
-#define QM_REG_PQTX2PF_33_RT_OFFSET 29937
|
|
|
-#define QM_REG_PQTX2PF_34_RT_OFFSET 29938
|
|
|
-#define QM_REG_PQTX2PF_35_RT_OFFSET 29939
|
|
|
-#define QM_REG_PQTX2PF_36_RT_OFFSET 29940
|
|
|
-#define QM_REG_PQTX2PF_37_RT_OFFSET 29941
|
|
|
-#define QM_REG_PQTX2PF_38_RT_OFFSET 29942
|
|
|
-#define QM_REG_PQTX2PF_39_RT_OFFSET 29943
|
|
|
-#define QM_REG_PQTX2PF_40_RT_OFFSET 29944
|
|
|
-#define QM_REG_PQTX2PF_41_RT_OFFSET 29945
|
|
|
-#define QM_REG_PQTX2PF_42_RT_OFFSET 29946
|
|
|
-#define QM_REG_PQTX2PF_43_RT_OFFSET 29947
|
|
|
-#define QM_REG_PQTX2PF_44_RT_OFFSET 29948
|
|
|
-#define QM_REG_PQTX2PF_45_RT_OFFSET 29949
|
|
|
-#define QM_REG_PQTX2PF_46_RT_OFFSET 29950
|
|
|
-#define QM_REG_PQTX2PF_47_RT_OFFSET 29951
|
|
|
-#define QM_REG_PQTX2PF_48_RT_OFFSET 29952
|
|
|
-#define QM_REG_PQTX2PF_49_RT_OFFSET 29953
|
|
|
-#define QM_REG_PQTX2PF_50_RT_OFFSET 29954
|
|
|
-#define QM_REG_PQTX2PF_51_RT_OFFSET 29955
|
|
|
-#define QM_REG_PQTX2PF_52_RT_OFFSET 29956
|
|
|
-#define QM_REG_PQTX2PF_53_RT_OFFSET 29957
|
|
|
-#define QM_REG_PQTX2PF_54_RT_OFFSET 29958
|
|
|
-#define QM_REG_PQTX2PF_55_RT_OFFSET 29959
|
|
|
-#define QM_REG_PQTX2PF_56_RT_OFFSET 29960
|
|
|
-#define QM_REG_PQTX2PF_57_RT_OFFSET 29961
|
|
|
-#define QM_REG_PQTX2PF_58_RT_OFFSET 29962
|
|
|
-#define QM_REG_PQTX2PF_59_RT_OFFSET 29963
|
|
|
-#define QM_REG_PQTX2PF_60_RT_OFFSET 29964
|
|
|
-#define QM_REG_PQTX2PF_61_RT_OFFSET 29965
|
|
|
-#define QM_REG_PQTX2PF_62_RT_OFFSET 29966
|
|
|
-#define QM_REG_PQTX2PF_63_RT_OFFSET 29967
|
|
|
-#define QM_REG_PQOTHER2PF_0_RT_OFFSET 29968
|
|
|
-#define QM_REG_PQOTHER2PF_1_RT_OFFSET 29969
|
|
|
-#define QM_REG_PQOTHER2PF_2_RT_OFFSET 29970
|
|
|
-#define QM_REG_PQOTHER2PF_3_RT_OFFSET 29971
|
|
|
-#define QM_REG_PQOTHER2PF_4_RT_OFFSET 29972
|
|
|
-#define QM_REG_PQOTHER2PF_5_RT_OFFSET 29973
|
|
|
-#define QM_REG_PQOTHER2PF_6_RT_OFFSET 29974
|
|
|
-#define QM_REG_PQOTHER2PF_7_RT_OFFSET 29975
|
|
|
-#define QM_REG_PQOTHER2PF_8_RT_OFFSET 29976
|
|
|
-#define QM_REG_PQOTHER2PF_9_RT_OFFSET 29977
|
|
|
-#define QM_REG_PQOTHER2PF_10_RT_OFFSET 29978
|
|
|
-#define QM_REG_PQOTHER2PF_11_RT_OFFSET 29979
|
|
|
-#define QM_REG_PQOTHER2PF_12_RT_OFFSET 29980
|
|
|
-#define QM_REG_PQOTHER2PF_13_RT_OFFSET 29981
|
|
|
-#define QM_REG_PQOTHER2PF_14_RT_OFFSET 29982
|
|
|
-#define QM_REG_PQOTHER2PF_15_RT_OFFSET 29983
|
|
|
-#define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 29984
|
|
|
-#define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 29985
|
|
|
-#define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 29986
|
|
|
-#define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 29987
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 29988
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 29989
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 29990
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 29991
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 29992
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 29993
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 29994
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 29995
|
|
|
-#define QM_REG_RLGLBLINCVAL_RT_OFFSET 29996
|
|
|
-#define QM_REG_RLGLBLINCVAL_RT_SIZE 256
|
|
|
-#define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30252
|
|
|
-#define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
|
|
|
-#define QM_REG_RLGLBLCRD_RT_OFFSET 30508
|
|
|
-#define QM_REG_RLGLBLCRD_RT_SIZE 256
|
|
|
-#define QM_REG_RLGLBLENABLE_RT_OFFSET 30764
|
|
|
-#define QM_REG_RLPFPERIOD_RT_OFFSET 30765
|
|
|
-#define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30766
|
|
|
-#define QM_REG_RLPFINCVAL_RT_OFFSET 30767
|
|
|
-#define QM_REG_RLPFINCVAL_RT_SIZE 16
|
|
|
-#define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30783
|
|
|
-#define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
|
|
|
-#define QM_REG_RLPFCRD_RT_OFFSET 30799
|
|
|
-#define QM_REG_RLPFCRD_RT_SIZE 16
|
|
|
-#define QM_REG_RLPFENABLE_RT_OFFSET 30815
|
|
|
-#define QM_REG_RLPFVOQENABLE_RT_OFFSET 30816
|
|
|
-#define QM_REG_WFQPFWEIGHT_RT_OFFSET 30817
|
|
|
-#define QM_REG_WFQPFWEIGHT_RT_SIZE 16
|
|
|
-#define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30833
|
|
|
-#define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
|
|
|
-#define QM_REG_WFQPFCRD_RT_OFFSET 30849
|
|
|
-#define QM_REG_WFQPFCRD_RT_SIZE 160
|
|
|
-#define QM_REG_WFQPFENABLE_RT_OFFSET 31009
|
|
|
-#define QM_REG_WFQVPENABLE_RT_OFFSET 31010
|
|
|
-#define QM_REG_BASEADDRTXPQ_RT_OFFSET 31011
|
|
|
-#define QM_REG_BASEADDRTXPQ_RT_SIZE 512
|
|
|
-#define QM_REG_TXPQMAP_RT_OFFSET 31523
|
|
|
-#define QM_REG_TXPQMAP_RT_SIZE 512
|
|
|
-#define QM_REG_WFQVPWEIGHT_RT_OFFSET 32035
|
|
|
-#define QM_REG_WFQVPWEIGHT_RT_SIZE 512
|
|
|
-#define QM_REG_WFQVPCRD_RT_OFFSET 32547
|
|
|
-#define QM_REG_WFQVPCRD_RT_SIZE 512
|
|
|
-#define QM_REG_WFQVPMAP_RT_OFFSET 33059
|
|
|
-#define QM_REG_WFQVPMAP_RT_SIZE 512
|
|
|
-#define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33571
|
|
|
-#define QM_REG_WFQPFCRD_MSB_RT_SIZE 160
|
|
|
-#define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 33731
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 33732
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 33733
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 33734
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 33735
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 33736
|
|
|
-#define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 33737
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 33738
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 33742
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 33746
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
|
|
|
-#define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 33750
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 33751
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 33783
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 33799
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 33815
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 33831
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
|
|
|
-#define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 33847
|
|
|
-#define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 33848
|
|
|
-#define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 33849
|
|
|
-#define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 33850
|
|
|
-#define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 33851
|
|
|
-#define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 33852
|
|
|
-#define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 33853
|
|
|
-#define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 33854
|
|
|
-#define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 33855
|
|
|
-#define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 33856
|
|
|
-#define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 33857
|
|
|
-#define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 33858
|
|
|
-#define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 33859
|
|
|
-#define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 33860
|
|
|
-#define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 33861
|
|
|
-#define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 33862
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 33863
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 33864
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 33865
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 33866
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 33867
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 33868
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 33869
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 33870
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 33871
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 33872
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 33873
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 33874
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 33875
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 33876
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 33877
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 33878
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 33879
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 33880
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 33881
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 33882
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 33883
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 33884
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 33885
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 33886
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 33887
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 33888
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 33889
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 33890
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 33891
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 33892
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 33893
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 33894
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 33895
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 33896
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 33897
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 33898
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 33899
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 33900
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 33901
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 33902
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 33903
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 33904
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 33905
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 33906
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 33907
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 33908
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 33909
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 33910
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 33911
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 33912
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 33913
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 33914
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 33915
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 33916
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 33917
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 33918
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 33919
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 33920
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 33921
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 33922
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 33923
|
|
|
-#define XCM_REG_CON_PHY_Q3_RT_OFFSET 33924
|
|
|
-
|
|
|
-#define RUNTIME_ARRAY_SIZE 33925
|
|
|
+#define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
|
|
|
+#define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
|
|
|
+#define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
|
|
|
+#define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
|
|
|
+#define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
|
|
|
+#define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
|
|
|
+#define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
|
|
|
+#define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
|
|
|
+#define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
|
|
|
+#define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
|
|
|
+#define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
|
|
|
+#define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
|
|
|
+#define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
|
|
|
+#define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
|
|
|
+#define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
|
|
|
+#define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
|
|
|
+#define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
|
|
|
+#define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
|
|
|
+#define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
|
|
|
+#define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
|
|
|
+#define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
|
|
|
+#define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
|
|
|
+#define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
|
|
|
+#define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
|
|
|
+#define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
|
|
|
+#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
|
|
|
+#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
|
|
|
+#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
|
|
|
+#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
|
|
|
+#define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
|
|
|
+#define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
|
|
|
+#define CAU_REG_PI_MEMORY_RT_OFFSET 2233
|
|
|
+#define CAU_REG_PI_MEMORY_RT_SIZE 4416
|
|
|
+#define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
|
|
|
+#define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
|
|
|
+#define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
|
|
|
+#define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
|
|
|
+#define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
|
|
|
+#define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
|
|
|
+#define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
|
|
|
+#define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
|
|
|
+#define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
|
|
|
+#define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
|
|
|
+#define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
|
|
|
+#define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
|
|
|
+#define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
|
|
|
+#define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
|
|
|
+#define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
|
|
|
+#define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
|
|
|
+#define SRC_REG_FIRSTFREE_RT_OFFSET 6665
|
|
|
+#define SRC_REG_FIRSTFREE_RT_SIZE 2
|
|
|
+#define SRC_REG_LASTFREE_RT_OFFSET 6667
|
|
|
+#define SRC_REG_LASTFREE_RT_SIZE 2
|
|
|
+#define SRC_REG_COUNTFREE_RT_OFFSET 6669
|
|
|
+#define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
|
|
|
+#define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
|
|
|
+#define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
|
|
|
+#define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
|
|
|
+#define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
|
|
|
+#define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
|
|
|
+#define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
|
|
|
+#define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
|
|
|
+#define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
|
|
|
+#define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
|
|
|
+#define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
|
|
|
+#define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
|
|
|
+#define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
|
|
|
+#define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
|
|
|
+#define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
|
|
|
+#define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
|
|
|
+#define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
|
|
|
+#define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
|
|
|
+#define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
|
|
|
+#define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
|
|
|
+#define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
|
|
|
+#define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
|
|
|
+#define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
|
|
|
+#define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
|
|
|
+#define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
|
|
|
+#define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
|
|
|
+#define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
|
|
|
+#define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
|
|
|
+#define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
|
|
|
+#define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
|
|
|
+#define PSWRQ2_REG_WR_MBS0_RT_OFFSET 6700
|
|
|
+#define PSWRQ2_REG_RD_MBS0_RT_OFFSET 6701
|
|
|
+#define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6702
|
|
|
+#define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6703
|
|
|
+#define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6704
|
|
|
+#define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
|
|
|
+#define PGLUE_REG_B_VF_BASE_RT_OFFSET 28704
|
|
|
+#define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28705
|
|
|
+#define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28706
|
|
|
+#define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28707
|
|
|
+#define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28708
|
|
|
+#define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28709
|
|
|
+#define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28710
|
|
|
+#define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28711
|
|
|
+#define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28712
|
|
|
+#define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28713
|
|
|
+#define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28714
|
|
|
+#define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28715
|
|
|
+#define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28716
|
|
|
+#define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
|
|
|
+#define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29132
|
|
|
+#define TM_REG_CONFIG_TASK_MEM_RT_SIZE 512
|
|
|
+#define QM_REG_MAXPQSIZE_0_RT_OFFSET 29644
|
|
|
+#define QM_REG_MAXPQSIZE_1_RT_OFFSET 29645
|
|
|
+#define QM_REG_MAXPQSIZE_2_RT_OFFSET 29646
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29647
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29648
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29649
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29650
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29651
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29652
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29653
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29654
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29655
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29656
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29657
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29658
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29659
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29660
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29661
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29662
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29663
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29664
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29665
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29666
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29667
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29668
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29669
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29670
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29671
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29672
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29673
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29674
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29675
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29676
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29677
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29678
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29679
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29680
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29681
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29682
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29683
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29684
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29685
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29686
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29687
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29688
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29689
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29690
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29691
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29692
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29693
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29694
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29695
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29696
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29697
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29698
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29699
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29700
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29701
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29702
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29703
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29704
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29705
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29706
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29707
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29708
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29709
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29710
|
|
|
+#define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29711
|
|
|
+#define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
|
|
|
+#define QM_REG_VOQCRDLINE_RT_OFFSET 29839
|
|
|
+#define QM_REG_VOQCRDLINE_RT_SIZE 20
|
|
|
+#define QM_REG_VOQINITCRDLINE_RT_OFFSET 29859
|
|
|
+#define QM_REG_VOQINITCRDLINE_RT_SIZE 20
|
|
|
+#define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29879
|
|
|
+#define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29880
|
|
|
+#define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29881
|
|
|
+#define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29882
|
|
|
+#define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29883
|
|
|
+#define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29884
|
|
|
+#define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29885
|
|
|
+#define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29886
|
|
|
+#define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29887
|
|
|
+#define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29888
|
|
|
+#define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29889
|
|
|
+#define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29890
|
|
|
+#define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29891
|
|
|
+#define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29892
|
|
|
+#define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29893
|
|
|
+#define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29894
|
|
|
+#define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29895
|
|
|
+#define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29896
|
|
|
+#define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29897
|
|
|
+#define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29898
|
|
|
+#define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29899
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29900
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29901
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29902
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29903
|
|
|
+#define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29904
|
|
|
+#define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29905
|
|
|
+#define QM_REG_PQTX2PF_0_RT_OFFSET 29906
|
|
|
+#define QM_REG_PQTX2PF_1_RT_OFFSET 29907
|
|
|
+#define QM_REG_PQTX2PF_2_RT_OFFSET 29908
|
|
|
+#define QM_REG_PQTX2PF_3_RT_OFFSET 29909
|
|
|
+#define QM_REG_PQTX2PF_4_RT_OFFSET 29910
|
|
|
+#define QM_REG_PQTX2PF_5_RT_OFFSET 29911
|
|
|
+#define QM_REG_PQTX2PF_6_RT_OFFSET 29912
|
|
|
+#define QM_REG_PQTX2PF_7_RT_OFFSET 29913
|
|
|
+#define QM_REG_PQTX2PF_8_RT_OFFSET 29914
|
|
|
+#define QM_REG_PQTX2PF_9_RT_OFFSET 29915
|
|
|
+#define QM_REG_PQTX2PF_10_RT_OFFSET 29916
|
|
|
+#define QM_REG_PQTX2PF_11_RT_OFFSET 29917
|
|
|
+#define QM_REG_PQTX2PF_12_RT_OFFSET 29918
|
|
|
+#define QM_REG_PQTX2PF_13_RT_OFFSET 29919
|
|
|
+#define QM_REG_PQTX2PF_14_RT_OFFSET 29920
|
|
|
+#define QM_REG_PQTX2PF_15_RT_OFFSET 29921
|
|
|
+#define QM_REG_PQTX2PF_16_RT_OFFSET 29922
|
|
|
+#define QM_REG_PQTX2PF_17_RT_OFFSET 29923
|
|
|
+#define QM_REG_PQTX2PF_18_RT_OFFSET 29924
|
|
|
+#define QM_REG_PQTX2PF_19_RT_OFFSET 29925
|
|
|
+#define QM_REG_PQTX2PF_20_RT_OFFSET 29926
|
|
|
+#define QM_REG_PQTX2PF_21_RT_OFFSET 29927
|
|
|
+#define QM_REG_PQTX2PF_22_RT_OFFSET 29928
|
|
|
+#define QM_REG_PQTX2PF_23_RT_OFFSET 29929
|
|
|
+#define QM_REG_PQTX2PF_24_RT_OFFSET 29930
|
|
|
+#define QM_REG_PQTX2PF_25_RT_OFFSET 29931
|
|
|
+#define QM_REG_PQTX2PF_26_RT_OFFSET 29932
|
|
|
+#define QM_REG_PQTX2PF_27_RT_OFFSET 29933
|
|
|
+#define QM_REG_PQTX2PF_28_RT_OFFSET 29934
|
|
|
+#define QM_REG_PQTX2PF_29_RT_OFFSET 29935
|
|
|
+#define QM_REG_PQTX2PF_30_RT_OFFSET 29936
|
|
|
+#define QM_REG_PQTX2PF_31_RT_OFFSET 29937
|
|
|
+#define QM_REG_PQTX2PF_32_RT_OFFSET 29938
|
|
|
+#define QM_REG_PQTX2PF_33_RT_OFFSET 29939
|
|
|
+#define QM_REG_PQTX2PF_34_RT_OFFSET 29940
|
|
|
+#define QM_REG_PQTX2PF_35_RT_OFFSET 29941
|
|
|
+#define QM_REG_PQTX2PF_36_RT_OFFSET 29942
|
|
|
+#define QM_REG_PQTX2PF_37_RT_OFFSET 29943
|
|
|
+#define QM_REG_PQTX2PF_38_RT_OFFSET 29944
|
|
|
+#define QM_REG_PQTX2PF_39_RT_OFFSET 29945
|
|
|
+#define QM_REG_PQTX2PF_40_RT_OFFSET 29946
|
|
|
+#define QM_REG_PQTX2PF_41_RT_OFFSET 29947
|
|
|
+#define QM_REG_PQTX2PF_42_RT_OFFSET 29948
|
|
|
+#define QM_REG_PQTX2PF_43_RT_OFFSET 29949
|
|
|
+#define QM_REG_PQTX2PF_44_RT_OFFSET 29950
|
|
|
+#define QM_REG_PQTX2PF_45_RT_OFFSET 29951
|
|
|
+#define QM_REG_PQTX2PF_46_RT_OFFSET 29952
|
|
|
+#define QM_REG_PQTX2PF_47_RT_OFFSET 29953
|
|
|
+#define QM_REG_PQTX2PF_48_RT_OFFSET 29954
|
|
|
+#define QM_REG_PQTX2PF_49_RT_OFFSET 29955
|
|
|
+#define QM_REG_PQTX2PF_50_RT_OFFSET 29956
|
|
|
+#define QM_REG_PQTX2PF_51_RT_OFFSET 29957
|
|
|
+#define QM_REG_PQTX2PF_52_RT_OFFSET 29958
|
|
|
+#define QM_REG_PQTX2PF_53_RT_OFFSET 29959
|
|
|
+#define QM_REG_PQTX2PF_54_RT_OFFSET 29960
|
|
|
+#define QM_REG_PQTX2PF_55_RT_OFFSET 29961
|
|
|
+#define QM_REG_PQTX2PF_56_RT_OFFSET 29962
|
|
|
+#define QM_REG_PQTX2PF_57_RT_OFFSET 29963
|
|
|
+#define QM_REG_PQTX2PF_58_RT_OFFSET 29964
|
|
|
+#define QM_REG_PQTX2PF_59_RT_OFFSET 29965
|
|
|
+#define QM_REG_PQTX2PF_60_RT_OFFSET 29966
|
|
|
+#define QM_REG_PQTX2PF_61_RT_OFFSET 29967
|
|
|
+#define QM_REG_PQTX2PF_62_RT_OFFSET 29968
|
|
|
+#define QM_REG_PQTX2PF_63_RT_OFFSET 29969
|
|
|
+#define QM_REG_PQOTHER2PF_0_RT_OFFSET 29970
|
|
|
+#define QM_REG_PQOTHER2PF_1_RT_OFFSET 29971
|
|
|
+#define QM_REG_PQOTHER2PF_2_RT_OFFSET 29972
|
|
|
+#define QM_REG_PQOTHER2PF_3_RT_OFFSET 29973
|
|
|
+#define QM_REG_PQOTHER2PF_4_RT_OFFSET 29974
|
|
|
+#define QM_REG_PQOTHER2PF_5_RT_OFFSET 29975
|
|
|
+#define QM_REG_PQOTHER2PF_6_RT_OFFSET 29976
|
|
|
+#define QM_REG_PQOTHER2PF_7_RT_OFFSET 29977
|
|
|
+#define QM_REG_PQOTHER2PF_8_RT_OFFSET 29978
|
|
|
+#define QM_REG_PQOTHER2PF_9_RT_OFFSET 29979
|
|
|
+#define QM_REG_PQOTHER2PF_10_RT_OFFSET 29980
|
|
|
+#define QM_REG_PQOTHER2PF_11_RT_OFFSET 29981
|
|
|
+#define QM_REG_PQOTHER2PF_12_RT_OFFSET 29982
|
|
|
+#define QM_REG_PQOTHER2PF_13_RT_OFFSET 29983
|
|
|
+#define QM_REG_PQOTHER2PF_14_RT_OFFSET 29984
|
|
|
+#define QM_REG_PQOTHER2PF_15_RT_OFFSET 29985
|
|
|
+#define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 29986
|
|
|
+#define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 29987
|
|
|
+#define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 29988
|
|
|
+#define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 29989
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 29990
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 29991
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 29992
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 29993
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 29994
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 29995
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 29996
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 29997
|
|
|
+#define QM_REG_RLGLBLINCVAL_RT_OFFSET 29998
|
|
|
+#define QM_REG_RLGLBLINCVAL_RT_SIZE 256
|
|
|
+#define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30254
|
|
|
+#define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
|
|
|
+#define QM_REG_RLGLBLCRD_RT_OFFSET 30510
|
|
|
+#define QM_REG_RLGLBLCRD_RT_SIZE 256
|
|
|
+#define QM_REG_RLGLBLENABLE_RT_OFFSET 30766
|
|
|
+#define QM_REG_RLPFPERIOD_RT_OFFSET 30767
|
|
|
+#define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30768
|
|
|
+#define QM_REG_RLPFINCVAL_RT_OFFSET 30769
|
|
|
+#define QM_REG_RLPFINCVAL_RT_SIZE 16
|
|
|
+#define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30785
|
|
|
+#define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
|
|
|
+#define QM_REG_RLPFCRD_RT_OFFSET 30801
|
|
|
+#define QM_REG_RLPFCRD_RT_SIZE 16
|
|
|
+#define QM_REG_RLPFENABLE_RT_OFFSET 30817
|
|
|
+#define QM_REG_RLPFVOQENABLE_RT_OFFSET 30818
|
|
|
+#define QM_REG_WFQPFWEIGHT_RT_OFFSET 30819
|
|
|
+#define QM_REG_WFQPFWEIGHT_RT_SIZE 16
|
|
|
+#define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30835
|
|
|
+#define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
|
|
|
+#define QM_REG_WFQPFCRD_RT_OFFSET 30851
|
|
|
+#define QM_REG_WFQPFCRD_RT_SIZE 160
|
|
|
+#define QM_REG_WFQPFENABLE_RT_OFFSET 31011
|
|
|
+#define QM_REG_WFQVPENABLE_RT_OFFSET 31012
|
|
|
+#define QM_REG_BASEADDRTXPQ_RT_OFFSET 31013
|
|
|
+#define QM_REG_BASEADDRTXPQ_RT_SIZE 512
|
|
|
+#define QM_REG_TXPQMAP_RT_OFFSET 31525
|
|
|
+#define QM_REG_TXPQMAP_RT_SIZE 512
|
|
|
+#define QM_REG_WFQVPWEIGHT_RT_OFFSET 32037
|
|
|
+#define QM_REG_WFQVPWEIGHT_RT_SIZE 512
|
|
|
+#define QM_REG_WFQVPCRD_RT_OFFSET 32549
|
|
|
+#define QM_REG_WFQVPCRD_RT_SIZE 512
|
|
|
+#define QM_REG_WFQVPMAP_RT_OFFSET 33061
|
|
|
+#define QM_REG_WFQVPMAP_RT_SIZE 512
|
|
|
+#define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33573
|
|
|
+#define QM_REG_WFQPFCRD_MSB_RT_SIZE 160
|
|
|
+#define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 33733
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 33734
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 33735
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 33736
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 33737
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 33738
|
|
|
+#define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 33739
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 33740
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 33744
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 33748
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
|
|
|
+#define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 33752
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 33753
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 33785
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 33801
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 33817
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 33833
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
|
|
|
+#define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 33849
|
|
|
+#define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 33850
|
|
|
+#define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 33851
|
|
|
+#define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 33852
|
|
|
+#define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 33853
|
|
|
+#define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 33854
|
|
|
+#define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 33855
|
|
|
+#define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 33856
|
|
|
+#define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 33857
|
|
|
+#define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 33858
|
|
|
+#define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 33859
|
|
|
+#define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 33860
|
|
|
+#define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 33861
|
|
|
+#define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 33862
|
|
|
+#define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 33863
|
|
|
+#define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 33864
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 33865
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 33866
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 33867
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 33868
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 33869
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 33870
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 33871
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 33872
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 33873
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 33874
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 33875
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 33876
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 33877
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 33878
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 33879
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 33880
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 33881
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 33882
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 33883
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 33884
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 33885
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 33886
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 33887
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 33888
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 33889
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 33890
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 33891
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 33892
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 33893
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 33894
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 33895
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 33896
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 33897
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 33898
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 33899
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 33900
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 33901
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 33902
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 33903
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 33904
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 33905
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 33906
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 33907
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 33908
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 33909
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 33910
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 33911
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 33912
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 33913
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 33914
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 33915
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 33916
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 33917
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 33918
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 33919
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 33920
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 33921
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 33922
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 33923
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 33924
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 33925
|
|
|
+#define XCM_REG_CON_PHY_Q3_RT_OFFSET 33926
|
|
|
+
|
|
|
+#define RUNTIME_ARRAY_SIZE 33927
|
|
|
|
|
|
/* The eth storm context for the Tstorm */
|
|
|
struct tstorm_eth_conn_st_ctx {
|
|
@@ -3201,7 +3566,31 @@ struct eth_conn_context {
|
|
|
struct mstorm_eth_conn_st_ctx mstorm_st_context;
|
|
|
};
|
|
|
|
|
|
-/* opcodes for the event ring */
|
|
|
+enum eth_error_code {
|
|
|
+ ETH_OK = 0x00,
|
|
|
+ ETH_FILTERS_MAC_ADD_FAIL_FULL,
|
|
|
+ ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
|
|
|
+ ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
|
|
|
+ ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
|
|
|
+ ETH_FILTERS_MAC_DEL_FAIL_NOF,
|
|
|
+ ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
|
|
|
+ ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
|
|
|
+ ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
|
|
|
+ ETH_FILTERS_VLAN_ADD_FAIL_FULL,
|
|
|
+ ETH_FILTERS_VLAN_ADD_FAIL_DUP,
|
|
|
+ ETH_FILTERS_VLAN_DEL_FAIL_NOF,
|
|
|
+ ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
|
|
|
+ ETH_FILTERS_PAIR_ADD_FAIL_DUP,
|
|
|
+ ETH_FILTERS_PAIR_ADD_FAIL_FULL,
|
|
|
+ ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
|
|
|
+ ETH_FILTERS_PAIR_DEL_FAIL_NOF,
|
|
|
+ ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
|
|
|
+ ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
|
|
|
+ ETH_FILTERS_VNI_ADD_FAIL_FULL,
|
|
|
+ ETH_FILTERS_VNI_ADD_FAIL_DUP,
|
|
|
+ MAX_ETH_ERROR_CODE
|
|
|
+};
|
|
|
+
|
|
|
enum eth_event_opcode {
|
|
|
ETH_EVENT_UNUSED,
|
|
|
ETH_EVENT_VPORT_START,
|
|
@@ -3269,7 +3658,13 @@ enum eth_filter_type {
|
|
|
MAX_ETH_FILTER_TYPE
|
|
|
};
|
|
|
|
|
|
-/* Ethernet Ramrod Command IDs */
|
|
|
+enum eth_ipv4_frag_type {
|
|
|
+ ETH_IPV4_NOT_FRAG,
|
|
|
+ ETH_IPV4_FIRST_FRAG,
|
|
|
+ ETH_IPV4_NON_FIRST_FRAG,
|
|
|
+ MAX_ETH_IPV4_FRAG_TYPE
|
|
|
+};
|
|
|
+
|
|
|
enum eth_ramrod_cmd_id {
|
|
|
ETH_RAMROD_UNUSED,
|
|
|
ETH_RAMROD_VPORT_START,
|
|
@@ -3451,8 +3846,8 @@ struct rx_queue_start_ramrod_data {
|
|
|
u8 toggle_val;
|
|
|
|
|
|
u8 vf_rx_prod_index;
|
|
|
-
|
|
|
- u8 reserved[6];
|
|
|
+ u8 vf_rx_prod_use_zone_a;
|
|
|
+ u8 reserved[5];
|
|
|
__le16 reserved1;
|
|
|
struct regpair cqe_pbl_addr;
|
|
|
struct regpair bd_base;
|
|
@@ -3526,10 +3921,11 @@ struct tx_queue_start_ramrod_data {
|
|
|
__le16 pxp_st_index;
|
|
|
__le16 comp_agg_size;
|
|
|
__le16 queue_zone_id;
|
|
|
- __le16 test_dup_count;
|
|
|
+ __le16 reserved2;
|
|
|
__le16 pbl_size;
|
|
|
__le16 tx_queue_id;
|
|
|
-
|
|
|
+ __le16 same_as_last_id;
|
|
|
+ __le16 reserved[3];
|
|
|
struct regpair pbl_base_addr;
|
|
|
struct regpair bd_cons_address;
|
|
|
};
|
|
@@ -4926,8 +5322,8 @@ struct roce_create_qp_resp_ramrod_data {
|
|
|
#define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
|
|
|
#define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
|
|
|
#define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED0_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED0_SHIFT 7
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
|
|
|
#define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
|
|
|
#define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
|
|
|
#define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
|
|
@@ -4988,6 +5384,10 @@ enum roce_event_opcode {
|
|
|
MAX_ROCE_EVENT_OPCODE
|
|
|
};
|
|
|
|
|
|
+struct roce_init_func_ramrod_data {
|
|
|
+ struct rdma_init_func_ramrod_data rdma;
|
|
|
+};
|
|
|
+
|
|
|
struct roce_modify_qp_req_ramrod_data {
|
|
|
__le16 flags;
|
|
|
#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
|