|
@@ -1466,53 +1466,16 @@ static struct omap_hwmod dra7xx_ocp2scp3_hwmod = {
|
|
|
*
|
|
|
*/
|
|
|
|
|
|
-static struct omap_hwmod_class dra7xx_pcie_hwmod_class = {
|
|
|
+static struct omap_hwmod_class dra7xx_pciess_hwmod_class = {
|
|
|
.name = "pcie",
|
|
|
};
|
|
|
|
|
|
/* pcie1 */
|
|
|
-static struct omap_hwmod dra7xx_pcie1_hwmod = {
|
|
|
+static struct omap_hwmod dra7xx_pciess1_hwmod = {
|
|
|
.name = "pcie1",
|
|
|
- .class = &dra7xx_pcie_hwmod_class,
|
|
|
+ .class = &dra7xx_pciess_hwmod_class,
|
|
|
.clkdm_name = "pcie_clkdm",
|
|
|
.main_clk = "l4_root_clk_div",
|
|
|
- .prcm = {
|
|
|
- .omap4 = {
|
|
|
- .clkctrl_offs = DRA7XX_CM_PCIE_CLKSTCTRL_OFFSET,
|
|
|
- .modulemode = MODULEMODE_SWCTRL,
|
|
|
- },
|
|
|
- },
|
|
|
-};
|
|
|
-
|
|
|
-/* pcie2 */
|
|
|
-static struct omap_hwmod dra7xx_pcie2_hwmod = {
|
|
|
- .name = "pcie2",
|
|
|
- .class = &dra7xx_pcie_hwmod_class,
|
|
|
- .clkdm_name = "pcie_clkdm",
|
|
|
- .main_clk = "l4_root_clk_div",
|
|
|
- .prcm = {
|
|
|
- .omap4 = {
|
|
|
- .clkctrl_offs = DRA7XX_CM_PCIE_CLKSTCTRL_OFFSET,
|
|
|
- .modulemode = MODULEMODE_SWCTRL,
|
|
|
- },
|
|
|
- },
|
|
|
-};
|
|
|
-
|
|
|
-/*
|
|
|
- * 'PCIE PHY' class
|
|
|
- *
|
|
|
- */
|
|
|
-
|
|
|
-static struct omap_hwmod_class dra7xx_pcie_phy_hwmod_class = {
|
|
|
- .name = "pcie-phy",
|
|
|
-};
|
|
|
-
|
|
|
-/* pcie1 phy */
|
|
|
-static struct omap_hwmod dra7xx_pcie1_phy_hwmod = {
|
|
|
- .name = "pcie1-phy",
|
|
|
- .class = &dra7xx_pcie_phy_hwmod_class,
|
|
|
- .clkdm_name = "l3init_clkdm",
|
|
|
- .main_clk = "l4_root_clk_div",
|
|
|
.prcm = {
|
|
|
.omap4 = {
|
|
|
.clkctrl_offs = DRA7XX_CM_L3INIT_PCIESS1_CLKCTRL_OFFSET,
|
|
@@ -1522,11 +1485,11 @@ static struct omap_hwmod dra7xx_pcie1_phy_hwmod = {
|
|
|
},
|
|
|
};
|
|
|
|
|
|
-/* pcie2 phy */
|
|
|
-static struct omap_hwmod dra7xx_pcie2_phy_hwmod = {
|
|
|
- .name = "pcie2-phy",
|
|
|
- .class = &dra7xx_pcie_phy_hwmod_class,
|
|
|
- .clkdm_name = "l3init_clkdm",
|
|
|
+/* pcie2 */
|
|
|
+static struct omap_hwmod dra7xx_pciess2_hwmod = {
|
|
|
+ .name = "pcie2",
|
|
|
+ .class = &dra7xx_pciess_hwmod_class,
|
|
|
+ .clkdm_name = "pcie_clkdm",
|
|
|
.main_clk = "l4_root_clk_div",
|
|
|
.prcm = {
|
|
|
.omap4 = {
|
|
@@ -2877,50 +2840,34 @@ static struct omap_hwmod_ocp_if dra7xx_l4_cfg__ocp2scp3 = {
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
};
|
|
|
|
|
|
-/* l3_main_1 -> pcie1 */
|
|
|
-static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pcie1 = {
|
|
|
+/* l3_main_1 -> pciess1 */
|
|
|
+static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pciess1 = {
|
|
|
.master = &dra7xx_l3_main_1_hwmod,
|
|
|
- .slave = &dra7xx_pcie1_hwmod,
|
|
|
+ .slave = &dra7xx_pciess1_hwmod,
|
|
|
.clk = "l3_iclk_div",
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
};
|
|
|
|
|
|
-/* l4_cfg -> pcie1 */
|
|
|
-static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pcie1 = {
|
|
|
+/* l4_cfg -> pciess1 */
|
|
|
+static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pciess1 = {
|
|
|
.master = &dra7xx_l4_cfg_hwmod,
|
|
|
- .slave = &dra7xx_pcie1_hwmod,
|
|
|
+ .slave = &dra7xx_pciess1_hwmod,
|
|
|
.clk = "l4_root_clk_div",
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
};
|
|
|
|
|
|
-/* l3_main_1 -> pcie2 */
|
|
|
-static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pcie2 = {
|
|
|
+/* l3_main_1 -> pciess2 */
|
|
|
+static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pciess2 = {
|
|
|
.master = &dra7xx_l3_main_1_hwmod,
|
|
|
- .slave = &dra7xx_pcie2_hwmod,
|
|
|
+ .slave = &dra7xx_pciess2_hwmod,
|
|
|
.clk = "l3_iclk_div",
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
};
|
|
|
|
|
|
-/* l4_cfg -> pcie2 */
|
|
|
-static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pcie2 = {
|
|
|
- .master = &dra7xx_l4_cfg_hwmod,
|
|
|
- .slave = &dra7xx_pcie2_hwmod,
|
|
|
- .clk = "l4_root_clk_div",
|
|
|
- .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
-};
|
|
|
-
|
|
|
-/* l4_cfg -> pcie1 phy */
|
|
|
-static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pcie1_phy = {
|
|
|
- .master = &dra7xx_l4_cfg_hwmod,
|
|
|
- .slave = &dra7xx_pcie1_phy_hwmod,
|
|
|
- .clk = "l4_root_clk_div",
|
|
|
- .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
-};
|
|
|
-
|
|
|
-/* l4_cfg -> pcie2 phy */
|
|
|
-static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pcie2_phy = {
|
|
|
+/* l4_cfg -> pciess2 */
|
|
|
+static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pciess2 = {
|
|
|
.master = &dra7xx_l4_cfg_hwmod,
|
|
|
- .slave = &dra7xx_pcie2_phy_hwmod,
|
|
|
+ .slave = &dra7xx_pciess2_hwmod,
|
|
|
.clk = "l4_root_clk_div",
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
};
|
|
@@ -3327,12 +3274,10 @@ static struct omap_hwmod_ocp_if *dra7xx_hwmod_ocp_ifs[] __initdata = {
|
|
|
&dra7xx_l4_cfg__mpu,
|
|
|
&dra7xx_l4_cfg__ocp2scp1,
|
|
|
&dra7xx_l4_cfg__ocp2scp3,
|
|
|
- &dra7xx_l3_main_1__pcie1,
|
|
|
- &dra7xx_l4_cfg__pcie1,
|
|
|
- &dra7xx_l3_main_1__pcie2,
|
|
|
- &dra7xx_l4_cfg__pcie2,
|
|
|
- &dra7xx_l4_cfg__pcie1_phy,
|
|
|
- &dra7xx_l4_cfg__pcie2_phy,
|
|
|
+ &dra7xx_l3_main_1__pciess1,
|
|
|
+ &dra7xx_l4_cfg__pciess1,
|
|
|
+ &dra7xx_l3_main_1__pciess2,
|
|
|
+ &dra7xx_l4_cfg__pciess2,
|
|
|
&dra7xx_l3_main_1__qspi,
|
|
|
&dra7xx_l4_per3__rtcss,
|
|
|
&dra7xx_l4_cfg__sata,
|