|
@@ -176,15 +176,27 @@ static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
|
|
|
WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4), tmp);
|
|
|
}
|
|
|
|
|
|
+static void mmhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
|
|
|
+{
|
|
|
+ uint32_t tmp;
|
|
|
+
|
|
|
+ tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL));
|
|
|
+ tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
|
|
|
+ tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
|
|
|
+ WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL), tmp);
|
|
|
+}
|
|
|
+
|
|
|
int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
|
|
|
{
|
|
|
u32 tmp;
|
|
|
- uint64_t addr;
|
|
|
u32 i;
|
|
|
|
|
|
if (amdgpu_sriov_vf(adev)) {
|
|
|
- /* MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are VF copy registers so
|
|
|
- vbios post doesn't program them, for SRIOV driver need to program them */
|
|
|
+ /*
|
|
|
+ * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
|
|
|
+ * VF copy registers so vbios post doesn't program them, for
|
|
|
+ * SRIOV driver need to program them
|
|
|
+ */
|
|
|
WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE),
|
|
|
adev->mc.vram_start >> 24);
|
|
|
WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP),
|
|
@@ -197,14 +209,7 @@ int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
|
|
|
mmhub_v1_0_init_tlb_regs(adev);
|
|
|
mmhub_v1_0_init_cache_regs(adev);
|
|
|
|
|
|
- addr = SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
|
|
|
- tmp = RREG32(addr);
|
|
|
-
|
|
|
- tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
|
|
|
- tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
|
|
|
- WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL), tmp);
|
|
|
-
|
|
|
- tmp = RREG32(addr);
|
|
|
+ mmhub_v1_0_enable_system_domain(adev);
|
|
|
|
|
|
/* Disable identity aperture.*/
|
|
|
WREG32(SOC15_REG_OFFSET(MMHUB, 0,
|