Browse Source

PCI: designware: Check LTSSM training bit before deciding link is up

The link may be up but still in link training.  In this case, we can't
think the link is up and operating correctly.  Teach dw_pcie_link_up() to
be aware of the PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING bit.

Also rewrite PCIE_PHY_DEBUG_R1_LINK_UP definition so that it's consistent
with other macros.

Signed-off-by: Jisheng Zhang <jszhang@marvell.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
Acked-by: Joao Pinto <jpinto@synopsys.com>
Jisheng Zhang 9 years ago
parent
commit
01c076732e
1 changed files with 4 additions and 2 deletions
  1. 4 2
      drivers/pci/host/pcie-designware.c

+ 4 - 2
drivers/pci/host/pcie-designware.c

@@ -98,7 +98,8 @@
 /* PCIe Port Logic registers */
 /* PCIe Port Logic registers */
 #define PLR_OFFSET			0x700
 #define PLR_OFFSET			0x700
 #define PCIE_PHY_DEBUG_R1		(PLR_OFFSET + 0x2c)
 #define PCIE_PHY_DEBUG_R1		(PLR_OFFSET + 0x2c)
-#define PCIE_PHY_DEBUG_R1_LINK_UP	0x00000010
+#define PCIE_PHY_DEBUG_R1_LINK_UP	(0x1 << 4)
+#define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING	(0x1 << 29)
 
 
 static struct pci_ops dw_pcie_ops;
 static struct pci_ops dw_pcie_ops;
 
 
@@ -491,7 +492,8 @@ int dw_pcie_link_up(struct pcie_port *pp)
 		return pp->ops->link_up(pp);
 		return pp->ops->link_up(pp);
 
 
 	val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1);
 	val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1);
-	return val & PCIE_PHY_DEBUG_R1_LINK_UP;
+	return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
+		(!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
 }
 }
 
 
 static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
 static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,