|
@@ -1112,10 +1112,10 @@ static void hsw_ddi_clock_get(struct intel_encoder *encoder,
|
|
link_clock = 270000;
|
|
link_clock = 270000;
|
|
break;
|
|
break;
|
|
case PORT_CLK_SEL_WRPLL1:
|
|
case PORT_CLK_SEL_WRPLL1:
|
|
- link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
|
|
|
|
|
|
+ link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
|
|
break;
|
|
break;
|
|
case PORT_CLK_SEL_WRPLL2:
|
|
case PORT_CLK_SEL_WRPLL2:
|
|
- link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
|
|
|
|
|
|
+ link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
|
|
break;
|
|
break;
|
|
case PORT_CLK_SEL_SPLL:
|
|
case PORT_CLK_SEL_SPLL:
|
|
pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
|
|
pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
|
|
@@ -2511,13 +2511,13 @@ static const struct skl_dpll_regs skl_dpll_regs[3] = {
|
|
},
|
|
},
|
|
{
|
|
{
|
|
/* DPLL 2 */
|
|
/* DPLL 2 */
|
|
- .ctl = WRPLL_CTL1,
|
|
|
|
|
|
+ .ctl = WRPLL_CTL(0),
|
|
.cfgcr1 = DPLL_CFGCR1(SKL_DPLL2),
|
|
.cfgcr1 = DPLL_CFGCR1(SKL_DPLL2),
|
|
.cfgcr2 = DPLL_CFGCR2(SKL_DPLL2),
|
|
.cfgcr2 = DPLL_CFGCR2(SKL_DPLL2),
|
|
},
|
|
},
|
|
{
|
|
{
|
|
/* DPLL 3 */
|
|
/* DPLL 3 */
|
|
- .ctl = WRPLL_CTL2,
|
|
|
|
|
|
+ .ctl = WRPLL_CTL(1),
|
|
.cfgcr1 = DPLL_CFGCR1(SKL_DPLL3),
|
|
.cfgcr1 = DPLL_CFGCR1(SKL_DPLL3),
|
|
.cfgcr2 = DPLL_CFGCR2(SKL_DPLL3),
|
|
.cfgcr2 = DPLL_CFGCR2(SKL_DPLL3),
|
|
},
|
|
},
|