浏览代码

mtd: spi-nor: cadence-quadspi: Add new binding to enable loop-back circuit

Cadence QSPI IP has a adapted loop-back circuit which can be enabled by
setting BYPASS field to 0 in READCAPTURE register. It enables use of
QSPI return clock to latch the data rather than the internal QSPI
reference clock. For high speed operations, adapted loop-back circuit
using QSPI return clock helps to increase data valid window.

Add DT parameter cdns,rclk-en to help enable adapted loop-back circuit
for boards which do have QSPI return clock provided. Update binding
documentation for the same.

Signed-off-by: Vignesh R <vigneshr@ti.com>
Acked-by: Rob Herring <robh@kernel.org>
Acked-by: Marek Vasut <marek.vasut@gmail.com>
Signed-off-by: Cyrille Pitchen <cyrille.pitchen@wedev4u.fr>
Vignesh R 7 年之前
父节点
当前提交
00df263560
共有 1 个文件被更改,包括 3 次插入0 次删除
  1. 3 0
      Documentation/devicetree/bindings/mtd/cadence-quadspi.txt

+ 3 - 0
Documentation/devicetree/bindings/mtd/cadence-quadspi.txt

@@ -16,6 +16,9 @@ Required properties:
 
 
 Optional properties:
 Optional properties:
 - cdns,is-decoded-cs : Flag to indicate whether decoder is used or not.
 - cdns,is-decoded-cs : Flag to indicate whether decoder is used or not.
+- cdns,rclk-en : Flag to indicate that QSPI return clock is used to latch
+  the read data rather than the QSPI clock. Make sure that QSPI return
+  clock is populated on the board before using this property.
 
 
 Optional subnodes:
 Optional subnodes:
 Subnodes of the Cadence Quad SPI controller are spi slave nodes with additional
 Subnodes of the Cadence Quad SPI controller are spi slave nodes with additional